UPD70F3740GC-UEU-AX Renesas Electronics America, UPD70F3740GC-UEU-AX Datasheet - Page 254

no-image

UPD70F3740GC-UEU-AX

Manufacturer Part Number
UPD70F3740GC-UEU-AX
Description
MCU 32BIT V850ES/JX3 100-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3r
Datasheet

Specifications of UPD70F3740GC-UEU-AX

Core Processor
RISC
Core Size
32-Bit
Speed
32MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
84
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3740GC-UEU-AX
Manufacturer:
NEC
Quantity:
300
Part Number:
UPD70F3740GC-UEU-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3740GC-UEU-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
V850ES/JG3
R01UH0015EJ0300 Rev.3.00
Sep 30, 2010
<1> Count operation start flow
(1) Operation flow in one-shot pulse output mode
(TPnCKS0 to TPnCKS2 bits)
External trigger input
Register initial setting
Remark
INTTPnCC0 signal
INTTPnCC1 signal
TPnCCR0 register,
TPnCCR0 register
TPnCCR1 register
TPnCTL1 register,
TPnIOC0 register,
TPnIOC2 register,
TPnCCR1 register
TPnCTL0 register
TOPn1 pin output
(TIPn0 pin input)
TPnCE bit = 1
16-bit counter
START
TPnCE bit
FFFFH
n = 0 to 5
m = 0, 1
0000H
Figure 7-23. Software Processing Flow in One-Shot Pulse Output Mode
<1>
Initial setting of these
registers is performed
before setting the
TPnCE bit to 1.
The TPnCKS0 to
TPnCKS2 bits can be
set at the same time
when counting has been
started (TPnCE bit = 1).
Trigger wait status
D
10
D
D
00
10
D
CHAPTRER 7 16-BIT TIMER/EVENT COUNTER P (TMP)
00
<2>
<2> TPnCCR0, TPnCCR1 register setting change flow
<3> Count operation stop flow
Setting of TPnCCR0, TPnCCR1
D
11
D
D
01
11
D
01
TPnCE bit = 0
registers
STOP
<3>
Count operation is
stopped
As rewriting the
TPnCCRm register
immediately forwards
to the CCRm buffer
register, rewriting
immediately after
the generation of the
INTTPnCCR0 signal
is recommended.
Page 238 of 870

Related parts for UPD70F3740GC-UEU-AX