AT32UC3A0512-ALUR Atmel, AT32UC3A0512-ALUR Datasheet - Page 518

MCU 32BIT 512KB FLASH 144-LQFP

AT32UC3A0512-ALUR

Manufacturer Part Number
AT32UC3A0512-ALUR
Description
MCU 32BIT 512KB FLASH 144-LQFP
Manufacturer
Atmel
Series
AVR®32 UC3r
Datasheets

Specifications of AT32UC3A0512-ALUR

Core Processor
AVR
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, SSC, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
109
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
For Use With
ATEVK1105 - KIT EVAL FOR AT32UC3A0ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMR770-1008 - ISP 4PORT ATMEL AVR32 MCU SPIATEVK1100 - KIT DEV/EVAL FOR AVR32 AT32UC3A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A0512-ALUR
Manufacturer:
ATMEL
Quantity:
2 155
Part Number:
AT32UC3A0512-ALUR
Manufacturer:
Atmel
Quantity:
10 000
Company:
Part Number:
AT32UC3A0512-ALUR
Quantity:
57
Figure 30-19. Abort Algorithm
30.7.2.13
30.7.2.13.1 Overview
32058J–AVR32–04/11
Management of OUT Endpoints
OUT packets are sent by the host. All the data can be read by the firmware which acknowledges
or not the bank when it is empty.
The endpoint must be configured first.
The RXOUTI bit is set by hardware at the same time as FIFOCON when the current bank is full.
This triggers an EPXINT interrupt if RXOUTE = 1.
RXOUTI shall be cleared by software (by setting the RXOUTIC bit) to acknowledge the interrupt,
what has no effect on the endpoint FIFO.
The firmware then reads from the FIFO and clears the FIFOCON bit to free the bank. If the OUT
endpoint is composed of multiple banks, this also switches to the next bank. The RXOUTI and
FIFOCON bits are updated by hardware in accordance with the status of the next bank.
RXOUTI shall always be cleared before clearing FIFOCON.
The RWALL bit is set by hardware when the current bank is not empty, i.e. the software can read
further data from the FIFO.
EPRSTX = 1
TXINEC = 1
Abort Done
NBUSYBK
Endpoint
== 0?
Abort
Yes
No
Yes
KILLBKS = 1
KILLBK
== 1?
No
Disable the TXINI interrupt.
Abort is based on the fact
that no bank is busy, i.e. that
nothing has to be sent.
Kill the last written bank.
Wait for the end of the
procedure.
AT32UC3A
518

Related parts for AT32UC3A0512-ALUR