MC68HC908MR8CP Freescale Semiconductor, MC68HC908MR8CP Datasheet - Page 133

no-image

MC68HC908MR8CP

Manufacturer Part Number
MC68HC908MR8CP
Description
IC MCU 8K FLASH 8MHZ PWM 28-DIP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908MR8CP

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI
Peripherals
LVD, POR, PWM
Number Of I /o
12
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908MR8CP
Manufacturer:
FREESCALE
Quantity:
3
8.8 Wait Mode
8.9 Stop Mode
8.10 CGM During Break Mode
MC68HC908MR8 — Rev 4.1
Freescale Semiconductor
NOTE:
frequency-sensitive, interrupts should be disabled to prevent PLL
interrupt service routines from impeding software performance or from
exceeding stack limitations.
Software can select the CGMVCLK divided by two as the CGMOUT
source even if the PLL is not locked (LOCK = 0). Therefore, software
should make sure the PLL is locked before setting the BCS bit.
The WAIT instruction puts the MCU in low power-consumption standby
mode.
The WAIT instruction does not affect the CGM. Before entering wait
mode, software can disengage and turn off the PLL by clearing the BCS
and PLLON bits in the PLL control register (PCTL). Less power-sensitive
applications can disengage the PLL without turning it off. Applications
that require the PLL to wake the MCU from wait mode also can deselect
the PLL output without turning off the PLL.
The STOP instruction puts the MCU in low power-consumption standby
mode.
The STOP instruction disables the CGMC (oscillator and phase-lock
loop) and holds the CGM outputs low.
The system integration module (SIM) controls whether status bits in
other modules can be cleared during the break state. The BCFE bit in
the SIM break flag control register (SBFCR) enables software to clear
status bits during the break state. See
Register.
To allow software to clear status bits during a break interrupt, write a
logic 1 to the BCFE bit. If a status bit is cleared during the break state, it
remains cleared when the MCU exits the break state.
Clock Generator Module (CGM)
7.7.5 SIM Break Flag Control
Clock Generator Module (CGM)
Technical Data
Wait Mode
133

Related parts for MC68HC908MR8CP