X40031S14Z-AT1 Intersil, X40031S14Z-AT1 Datasheet
X40031S14Z-AT1
Specifications of X40031S14Z-AT1
Related parts for X40031S14Z-AT1
X40031S14Z-AT1 Summary of contents
Page 1
... CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. | 1-888-INTERSIL or 1-888-468-3774 Intersil (and design registered trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005-2006, 2008. All Rights Reserved All other trademarks mentioned are the property of their respective owners. FN8114.2 ...
Page 2
Block Diagram V3MON V2MON DATA SDA REGISTER WP COMMAND DECODE TEST AND CONTROL LOGIC SCL V CC (V1MON) 2 X40030, X40031, X40034, X40035 + V TRIP3 V3 MONITOR - V LOGIC CC V2MON MONITOR V TRIP2 LOGIC - ...
Page 3
Ordering Information PART NUMBER PART MONITORED (Note 1) MARKING V RANGE CC PART NUMBER WITH RESET X40034S14-A X40034S A 1.3 to 5.5 X40034S14-B X40034S B X40034S14-C X40034S C 1.0 to 3.6 X40034S14I-A X40034S IA 1.3 to 5.5 X40034S14I-B X40034S IB ...
Page 4
... X40031S ZB (Note 2) X40031S14I-B X40031S IB X40031S14IZ-B X40031S ZIB (Note 2) X40031V14-B X4003 1VB X40031V14I-B X4003 1VIB X40031S14-A X40031S A X40031S14Z-A X40031S ZA (Note 2) X40031S14I-A X40031S IA X40031S14IZ-A X40031S ZIA (Note 2) X40031V14-A X4003 1VA X40031V14I-A X4003 1VIA NOTES: 1. Add “T1” suffix for tape and reel. Please refer to TB347 for details on reel specifications. ...
Page 5
A manual reset input provides debounce circuitry for minimum reset component count. The Watchdog Timer provides an independent protection mechanism for microcontrollers. When the microcontroller fails to restart a timer within a selectable time out interval, the device activates the ...
Page 6
Pinouts X40030, X40034 (14 LD SOIC, TSSOP) TOP VIEW V2FAIL 1 14 V2MON 2 13 LOWLINE RESET Pin Descriptions PIN NAME 1 V2FAIL V2 Voltage Fail ...
Page 7
Principles of Operation Power-on Reset Applying power to the X40030, X40031, X40034, X40035 activates a Power-on Reset Circuit that pulls the RESET/RESET pins active. This signal provides several benefits. • It prevents the system microprocessor from starting to operate with ...
Page 8
V TRIPX WDO 0 SCL SDA A0h Watchdog Timer The Watchdog Timer circuit monitors the microprocessor activity by monitoring the SDA and SCL pins. A standard read or write sequence to any slave address byte restarts the watchdog timer and ...
Page 9
The new V voltage to be applied to VXMON will now TRIPX be: V (desired) – (V (actual) – V TRIPX TRIPX Note: This operation does not corrupt the memory array. Setting a Lower V Voltage (x= TRIPx ...
Page 10
X40030, X40031, X40034, X40035 NO NEW V APPLIED = X OLD V APPLIED + | ERROR | X NO – ERROR < MDE FIGURE PROGRAMMING TRIPX DESIRED V < TRIPX PRESENT VALUE YES EXECUTE V RESET ...
Page 11
WEL: Write Enable Latch (Volatile) The WEL bit controls the access to the memory and to the Register during a write operation. This bit is a volatile latch that powers up in the LOW (disabled) state. While the WEL bit ...
Page 12
MRF: Manual Reset Fail Bit (Volatile) The MRF bit will be set to “0” when Manual Reset input goes active. WDF: Watchdog Timer Fail Bit (Volatile) The WDF bit will be set to “0” when the WDO goes active. LV1F: ...
Page 13
SCL FROM MASTER DATA OUTPUT FROM TRANSMITTER DATA OUTPUT FROM RECEIVER START FIGURE 9. ACKNOWLEDGE RESPONSE FROM RECEIVER In the read mode, the device will transmit 8-bits of data, release the SDA line, then monitor the line for an acknowledge. ...
Page 14
S T SIGNALS A FROM THE R MASTER T SDA BUS SIGNALS FROM THE SLAVE Read Operation Random read operation allows the master to access any memory location in the array. Prior to issuing ...
Page 15
... Trip Point Voltage Range TRIP1 CC (Note 8) SECOND SUPPLY MONITOR I V2MON Current V2 15 X40030, X40031, X40034, X40035 Thermal Information Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp Operating Conditions Commercial Temperature Range 0°C to +75°C Industrial Temperature Range . . . . . . . . . . . . . . . . . .-40°C to +85°C TEST CONDITIONS ) Read 0. ...
Page 16
DC Operating Characteristics Over the recommended operating conditions, unless otherwise specified. (Continued) SYMBOL PARAMETER V V2MON Trip Point Voltage Range TRIP2 (Note V2FAIL RPD2 TRIP2 (Note 9) THIRD SUPPLY MONITOR I V3MON Current V3 V V3MON ...
Page 17
Equivalent AC Output Load Circuit For 2.06kΩ 4.6kΩ RESET SDA WDO 30pF 30pF AC Test Conditions Input pulse levels V CC Input rise and fall times 10ns Input and output timing levels V ...
Page 18
Timing Diagrams Bus Timing t F SCL t SU:STA t HD:STA SDA IN SDA OUT WP Pin Timing START SCL SDA IN WP Write Cycle Timing SCL TH SDA 8 BIT OF LAST BYTE Nonvolatile Write Cycle Timing SYMBOL t ...
Page 19
Power Fail Timings V TRIPX [ [ V CC V2MON OR V3MON [ [ LOWLINE V2FAIL OR V3FAIL RESET/RESET/MR Timings V TRIP1 RESET V RVALID RESET MR Low ...
Page 20
Low Voltage and Watchdog Timings Parameters (@ +25°C, V SYMBOL t V ,V2MON, V3MON, Fall Time V2MON, V3MON, Rise Time Reset Valid V RVALID RESET/RESET Delay (activation only) ...
Page 21
V Set/Reset Conditions TRIPX (V TRIPX t TSU WDO t VPS SCL 0 SDA A0h START VTRIP1, VTRIP2, VTRIP3 Programming Specifications PARAMETER t WDO Program Voltage Setup Time VPS t WDO Program Voltage Hold Time VPH t V Level Setup ...
Page 22
Small Outline Package Family (SO PIN #1 I.D. MARK 0.010 SEATING PLANE 0.004 C 0.010 MDP0027 SMALL OUTLINE PACKAGE FAMILY (SO) SYMBOL SO-8 SO-14 ...
Page 23
... Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use ...