MCIMX258CJM4A Freescale Semiconductor, MCIMX258CJM4A Datasheet - Page 8

no-image

MCIMX258CJM4A

Manufacturer Part Number
MCIMX258CJM4A
Description
IC MPU IMX25 IND 400MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MX25r
Datasheet

Specifications of MCIMX258CJM4A

Core Processor
ARM9
Core Size
32-Bit
Speed
400MHz
Connectivity
1-Wire, CAN, EBI/EMI, Ethernet, I²C, MMC, SmartCard, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
128
Program Memory Type
External Program Memory
Ram Size
144K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.52 V
Data Converters
A/D 3x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
400-MAPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX258CJM4A
Manufacturer:
AIC
Quantity:
500
Part Number:
MCIMX258CJM4A
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX258CJM4A
Manufacturer:
FREESCALE
Quantity:
10 000
Part Number:
MCIMX258CJM4A
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX258CJM4A
0
8
Mnemonic
PWM(4)
IOMUX
SDMA
SIM(2)
Block
I
LCDC
SLCD
SPBA
2
MAX
KPP
SJC
IIM
C(3)
I
IC
Identification
Module
I/O multiplexer Pins
Keypad port
LCD
Controller
ARM platform
multilayer
AHB crossbar
switch
Pulse width
modulation
Smart DMA
engine
Subscriber
identity
module
interface
Secure JTAG
interface
Smart LCD
controller
Shared
peripheral bus
arbiter
2
Block Name
C module
i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 8
Table 3. i.MX25 Digital and Analog Modules (continued)
Connectivity
peripherals
Security
Connectivity
peripherals
Multimedia
peripherals
ARM platform
Connectivity
peripherals
System control The SDMA provides DMA capabilities inside the processor. It is a shared
Connectivity
peripherals
System control
peripherals
Multimedia
peripherals
System control The SPBA controls access to the shared peripherals. It supports shared
Subsystem
Inter-IC Communication (I
that provides a simple, efficient method of data exchange, minimizing the
interconnection between devices. I
occasional communications over a short distance between many devices.
The interface operates up to 100 kbps with maximum bus loading and timing.
The I
collision detection that prevents data corruption if multiple devices attempt to
control the bus simultaneously. This feature supports complex applications
with multiprocessor control and can be used for rapid testing and alignment
of end products through external connections to an assembly-line computer.
The IIM provides the primary user-visible mechanism for interfacing with
on-chip fuse elements. Among the uses for the fuses are unique chip
identifiers, mask revision numbers, cryptographic keys, and various control
signals requiring a fixed value.
Each I/O multiplexer provides a flexible, scalable multiplexing solution:
KPP can be used for either keypad matrix scanning or general purpose I/O.
LCDC provides display data for external gray-scale or color LCD panels.
LCDC is capable of supporting black-and-white, gray-scale, passive-matrix
color (passive color or CSTN), and active-matrix color (active color or TFT)
LCD panels.
MAX concurrently supports up to five simultaneous connections between
master ports and slave ports. MAX allows for concurrent transactions to
occur from any master port to any slave port.
The Pulse-Width Modulator (PWM) has a 16-bit counter and is optimized to
generate sound from stored sample audio images. It can also generate
tones. The PWM uses 16-bit resolution and a 4x16 data FIFO to generate
sound.
module that implements 32 DMA channels.
The SIMv2 is an asynchronous interface with additional features for allowing
communication with smart cards conforming to the ISO/IEC 7816
specification. The SIM is designed to facilitate communication to SIM cards
or pre-paid phone cards.
The System JTAG Controller (SJC) provides debug and test control with
maximum security.
The SLCDC module transfers data from the display memory buffer to the
external display device.
peripheral ownership and access rights to an owned peripheral.
• Up to eight output sources multiplexed per pin
• Up to four destinations for each input pin
• Unselected input paths are held at constant level for reduced power
consumption
2
C system is a true multiple-master bus, including arbitration and
2
C) is an industry-standard, bidirectional serial bus
Brief Description
2
C is suitable for applications requiring
Freescale Semiconductor

Related parts for MCIMX258CJM4A