78M6612-IM/F Maxim Integrated Products, 78M6612-IM/F Datasheet - Page 31

IC POWER MEASUREMENT AC 68-QFN

78M6612-IM/F

Manufacturer Part Number
78M6612-IM/F
Description
IC POWER MEASUREMENT AC 68-QFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 78M6612-IM/F

Processor Series
6612x
Core
80515
Data Bus Width
32 bit
Program Memory Type
Flash
Program Memory Size
32 KB
Data Ram Size
2 KB
Interface Type
UART
Maximum Clock Frequency
5 MHz
Number Of Programmable I/os
18
Number Of Timers
1
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QFN
Development Tools By Supplier
78M6612-DB/OMU-RF, 78M6612-DB/OMU-USB
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DS_6612_001
Watchdog Timer Reload Register (WDTREL
The
1.4.9
The 80515 provides 11 interrupt sources with four priority levels. Each source has its own request flag(s)
Rev. 1.2
located in a special function register (TCON, IRCON, and SCON). Each interrupt requested by the
corresponding flag can be individually enabled or disabled by the enable bits in SFRs IEN0, IEN1, and
IEN2 .
1.4.9.1 Interrupt Overview
When an interrupt occurs, the MPU will vector to the predetermined address as shown in
Once interrupt service has begun, it can be interrupted only by a higher priority interrupt. The interrupt
service is terminated by a return from the RETI instruction. When a RETI is performed, the MPU will
return to the instruction that would have been next when the interrupt occurred.
When the interrupt condition occurs, the MPU will also indicate this by setting a flag bit. This bit is set
regardless of whether the interrupt is enabled or disabled. Each interrupt flag is sampled once per
machine cycle, then samples are polled by the hardware. If the sample indicates a pending interrupt
when the interrupt is enabled, then the interrupt request flag is set.
On the next instruction cycle, the interrupt will be acknowledged by hardware forcing an LCALL to the
appropriate vector address, if the following conditions are met:
WDTREL[7]
WDTREL[6]
WDTREL[0]
No interrupt of equal or higher priority is already in progress.
An instruction is currently being executed and is not completed.
The instruction in progress is not RETI or any write access to the registers IEN0, IEN1, IEN2, IP0 or
IP1 .
WDTREL
Bit
to
in other parts of the 78M6612, for example the CE, DIO, RTC EEPROM interface.
External interrupts are the interrupts external to the 80515 core, i.e. signals that originate
Interrupts
MSB
register can be loaded and read at any time.
Symbol
7
6-0
7
6
Function
Prescaler select bit. When set, the watchdog is clocked through an
additional divide-by-16 prescaler.
Seven bit reload value for the high-byte of the watchdog timer. This
value is loaded to the WDT when a refresh is triggered by a consecutive
setting of bits WDT and SWDT
Table 23: The
5
4
)
WDTREL Register
3
.
2
1
78M6612 Data Sheet
0
LSB
Table
37.
31

Related parts for 78M6612-IM/F