AT88SC25616C-DK Atmel, AT88SC25616C-DK Datasheet - Page 25

no-image

AT88SC25616C-DK

Manufacturer Part Number
AT88SC25616C-DK
Description
KIT DEV CRYPTOMEMORY SMARTCARD
Manufacturer
Atmel
Series
CryptoMemory®r
Type
Crypto and Secure Memoryr
Datasheets

Specifications of AT88SC25616C-DK

Contents
PC/SC Card Reader, Sample Cards, API, Documentation and Tutorial
For Use With/related Products
AT88SC Family
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
AT88SC25616CDK
AT88SC25616CDK
6. Protocol Selection
6.0.1
6.0.2
22
AT88SC0104/0204/0404/0808/1616/3216/6416/12816/25616C
Synchronous Mode for Embedded Applications
Asynchronous Mode for Smart Card Applications
CryptoMemory supports two application areas with different communication protocols: a 2-wire
serial communication for embedded applications and an ISO 7816 asynchronous T=0 smart
card interface. The power-up sequence of CryptoMemory determines what mode it shall oper-
ate in. A brief description of each of these modes follows.
The 2-wire serial interface is used for fast and efficient communication with logic and controllers.
The synchronous mode is the default after powering up V
pull-up on RST. For embedded applications using CryptoMemory in standard plastic packages
RST is not bonded out and this is the only communication protocol.
Power-up V
After stable V
CLK-SCL and I/O-SDA may then be driven.
Figure 6-1.
The asynchronous mode is selected when RST is low on a rising edge of CLK. Once the asyn-
chronous mode has been selected, it is not possible to return to the synchronous mode other
than by powering the device off and on again.
The asynchronous T=0 protocol defined by ISO 7816-3 is used for compatibility with industry
standard smart card readers. Selecting this mode requires the following power-up sequence,
which complies with ISO 7816-3 for a cold reset in smart card applications.
The device will respond with a 64-bit ATR code, including historical bytes to indicate the memory
density within the CryptoMemory family.
The 64-bit ATR code comes from a register that contains the characters shown in
page 23
CryptoMemory device. This register may be modified during personalization but is locked when
the PER fuse is blown. Care must be taken to respect the applicable standards defining the ATR
• Power up V
• Set I/O-SDA in receive mode
• Provide a clock signal to CLK-SCL
• RST goes high after 400 clock cycles.
CLK-SCL
I/O-SDA
and
RST
V cc
CC
CC
Table 6-2 on page
, RST goes high also.
Power Up Sequence for 2-Wire Mode
CC
, apply 5 pulses CLK-SCL
; RST, IO-SDA and CLK-SCL are low
1
23. The historical bytes (T1, T2, T3) show the density of the
2
3
4
5
CC
due to the internal and/or external
5210B–SMIC–11/08
Table 6-1 on

Related parts for AT88SC25616C-DK