ATAB5429-9-WB Atmel, ATAB5429-9-WB Datasheet - Page 56

KIT DEMO 915MHZ BLACKBIRD

ATAB5429-9-WB

Manufacturer Part Number
ATAB5429-9-WB
Description
KIT DEMO 915MHZ BLACKBIRD
Manufacturer
Atmel
Type
Transceiver, UHFr
Datasheets

Specifications of ATAB5429-9-WB

Frequency
915MHz
Maximum Frequency
915 MHz
Output Power
0 dBm to 10 dBm
Supply Voltage (max)
6 V
Supply Voltage (min)
3 V
Supply Current
21 mA
Maximum Operating Temperature
+ 85 C
Board Size
2 in x 3.5 in
Minimum Operating Temperature
- 40 C
Product
RF Modules
For Use With/related Products
ATA5429
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ATAB-5429-9-WB
ATAB-5429-9-WB
9.1.4
9.1.5
Figure 9-3.
56
ATA5423/ATA5425/ATA5428/ATA5429
RX_ACTIVE
Bit-check Mode
Configuration of the Bit Check
Demod_Out
Bit check
Timing Diagram for Complete Successful Bit Check (Number of Checked Bits: 3)
Start-up mode
T
Startup_Sig_Proc
In bit-check mode the incoming data stream is examined to distinguish between a valid signal
from a corresponding transmitter and signals due to noise. This is done by subsequent time
frame checks where the distance between 2 signal edges are continuously compared to a pro-
grammable time window. The maximum count of this edge-to-edge test before the transceiver
switches to receiving mode is also programmable.
Assuming a modulation scheme that contains 2 edges per bit, two time frame checks verify one
bit. This is valid for Manchester, Bi-phase and most other modulation schemes. The maximum
count of bits to be checked can be set to 0, 3, 6 or 9 bits via the variable N
register 5. This implies 0, 6, 12 and 18 edge-to-edge checks, respectively. If N
higher value, the transceiver is less likely to switch to receiving mode due to noise. In the pres-
ence of a valid transmitter signal, the bit check takes less time if N
In RX polling mode, the bit-check time is not dependent on N
Figure 9-3
As seen in
the edge-to-edge time t
limit T
the bit check will be terminated and the transceiver switches to sleep mode.
Figure 9-4.
Lim_max
shows an example where 3 bits are tested successfully.
Figure
, the check will be continued. If t
1/2 Bit
Valid Time Window for Bit Check
Demod_Out
9-4, the time window for the bit check is defined by two separate time limits. If
ee
1/2 Bit
is in between the lower bit-check limit T
Bit check mode
T
1/2 Bit
Bit-check
Bit check ok
T
T
Lim_max
1/2 Bit
Lim_min
t
ee
ee
is smaller than limit T
1/2 Bit
1/f
Sig
Bit-check
1/2 Bit
Lim_min
Bit-check
if no valid signal is present.
Lim_min
Receiving mode
and the upper bit-check
is set to a lower value.
or exceeds T
Bit-check
Bit-check
4841D–WIRE–10/07
is set to a
in control
Lim_max
,

Related parts for ATAB5429-9-WB