LCMXO640C-3TN144C Lattice, LCMXO640C-3TN144C Datasheet - Page 95

no-image

LCMXO640C-3TN144C

Manufacturer Part Number
LCMXO640C-3TN144C
Description
CPLD - Complex Programmable Logic Devices 640 LUTS 113 I/O
Manufacturer
Lattice
Datasheet

Specifications of LCMXO640C-3TN144C

Memory Type
SRAM
Number Of Macrocells
320
Delay Time
4.9 ns
Number Of Programmable I/os
113
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
Supply Current
17 mA
Maximum Operating Temperature
+ 90 C
Minimum Operating Temperature
0 C
Package / Case
FPBGA-256-144
Mounting Style
SMD/SMT
Supply Voltage (max)
3.465 V
Supply Voltage (min)
1.71 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO640C-3TN144C
Manufacturer:
BEILING
Quantity:
15 000
Part Number:
LCMXO640C-3TN144C
Manufacturer:
Lattice
Quantity:
581
Part Number:
LCMXO640C-3TN144C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO640C-3TN144C
Manufacturer:
LATTICE/莱迪斯
Quantity:
20 000
Part Number:
LCMXO640C-3TN144C
0
Company:
Part Number:
LCMXO640C-3TN144C
Quantity:
52
Company:
Part Number:
LCMXO640C-3TN144C
Quantity:
100
www.latticesemi.com
© 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
October 2005
For Further Information
A variety of technical notes for the MachXO family are available on the Lattice web site at www.latticesemi.com.
For further information on interface standards refer to the following web sites:
• MachXO sysIO Usage Guide (TN1091)
• MachXO sysCLOCK PLL Design and Usage Guide (TN1089)
• MachXO Memory Usage Guide (TN1092)
• Power Calculations and Considerations for MachXO Devices (TN1090)
• MachXO JTAG Programming and Configuration User’s Guide (TN1086)
• Minimizing System Interruption During Configuration Using TransFR Technology (TN1087)
• MachXO Density Migration (TN1097)
• IEEE 1149.1 Boundary Scan Testability in Lattice Devices
• JEDEC Standards (LVTTL, LVCMOS): www.jedec.org
• PCI: www.pcisig.com
6-1
MachXO Family Data Sheet
Supplemental Information
Further Information_01.1
Data Sheet

Related parts for LCMXO640C-3TN144C