A3P400-FGG484 Actel, A3P400-FGG484 Datasheet - Page 94
A3P400-FGG484
Manufacturer Part Number
A3P400-FGG484
Description
FPGA - Field Programmable Gate Array 400K System Gates
Manufacturer
Actel
Datasheet
1.A3P1000-FGG144.pdf
(218 pages)
Specifications of A3P400-FGG484
Processor Series
A3P400
Core
IP Core
Maximum Operating Frequency
350 MHz
Number Of Programmable I/os
194
Data Ram Size
55296
Delay Time
11.1 ns
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
A3PE-Proto-Kit, A3PE-Brd1500-Skt, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FlashPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.425 V
Number Of Gates
400 K
Package / Case
FPBGA-484
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
A3P400-FGG484I
Manufacturer:
Microsemi SoC
Quantity:
10 000
- Current page: 94 of 218
- Download datasheet (7Mb)
ProASIC3 DC and Switching Characteristics
Figure 2-20 • Input DDR Timing Diagram
Table 2-102 • Input DDR Propagation Delays
2- 80
Out_QR
Out_QF
Parameter
t
t
t
t
t
t
t
t
t
t
t
F
Note:
DDRICLKQ1
DDRICLKQ2
DDRISUD
DDRIHD
DDRICLR2Q1
DDRICLR2Q2
DDRIREMCLR
DDRIRECCLR
DDRIWCLR
DDRICKMPWH
DDRICKMPWL
DDRIMAX
Data
CLK
CLR
For specific junction temperature and voltage-supply levels, refer to
Commercial-Case Conditions: T
Timing Characteristics
Clock-to-Out Out_QR for Input DDR
Clock-to-Out Out_QF for Input DDR
Data Setup for Input DDR (Fall)
Data Setup for Input DDR (Rise)
Data Hold for Input DDR (Fall)
Data Hold for Input DDR (Rise)
Asynchronous Clear-to-Out Out_QR for Input DDR
Asynchronous Clear-to-Out Out_QF for Input DDR
Asynchronous Clear Removal time for Input DDR
Asynchronous Clear Recovery time for Input DDR
Asynchronous Clear Minimum Pulse Width for Input DDR
Clock Minimum Pulse Width High for Input DDR
Clock Minimum Pulse Width Low for Input DDR
Maximum Frequency for Input DDR
t
t
1
DDRICLR2Q1
DDRICLR2Q2
t
DDRIREMCLR
2
3
t
DDRICLKQ1
Description
J
= 70°C, Worst Case VCC = 1.425 V
4
2
R e visio n 9
3
5
t
DDRICLKQ2
t
DDRISUD
Table 2-6 on page 2-6
6
4
5
7
0.27
0.39
0.25
0.25
0.00
0.00
0.46
0.57
0.00
0.22
0.22
0.36
0.32
TBD
–2
t
DDRIHD
0.31
0.44
0.28
0.28
0.00
0.00
0.53
0.65
0.00
0.25
0.25
0.41
0.37
TBD
–1
t
for derating values.
8
DDRIRECCLR
6
7
TBD
Std.
0.37
0.52
0.33
0.33
0.00
0.00
0.62
0.76
0.00
0.30
0.30
0.48
0.43
9
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Related parts for A3P400-FGG484
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
A3P400-FG144I
Manufacturer:
Actel
Datasheet:
Part Number:
Description:
FBGA 144/I°/A3P400-FGG144I
Manufacturer:
Actel
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 400K System Gates
Manufacturer:
Actel
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 400K System Gates
Manufacturer:
Actel
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 400K System Gates
Manufacturer:
Actel
Datasheet:
Part Number:
Description:
PQFP 208/FPGA, 9216 CLBS, 400000 GATES, 350 MHz
Manufacturer:
Actel
Part Number:
Description:
BGA 144/IC,FPGA,9216-CELL,CMOS
Manufacturer:
Actel
Datasheet: