LTC6994CS6-1#TRMPBF Linear Technology, LTC6994CS6-1#TRMPBF Datasheet - Page 14

no-image

LTC6994CS6-1#TRMPBF

Manufacturer Part Number
LTC6994CS6-1#TRMPBF
Description
IC, TIMERBLOX, SINGLE, 5.5V, 6-TSOT-23
Manufacturer
Linear Technology
Datasheet

Specifications of LTC6994CS6-1#TRMPBF

Operating Mode
Monostable
No. Of Timers
1
Clock External Input
No
Supply Voltage Range
2.25V To 5.5V
Digital Ic Case Style
TSOT-23
No. Of Pins
6
Operating Temperature Range
0°C To +70��C
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC6994CS6-1#TRMPBFLTC6994CS6-1
Manufacturer:
LT
Quantity:
10 000
Company:
Part Number:
LTC6994CS6-1#TRMPBFLTC6994CS6-1#
0
Company:
Part Number:
LTC6994CS6-1#TRMPBFLTC6994CS6-1#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Company:
Part Number:
LTC6994CS6-1#TRMPBF
Manufacturer:
LT
Quantity:
1 000
LTC6994-1/LTC6994-2
OPERATION
Changing DIVCODE After Start-Up
Following start-up, the A/D converter will continue
monitoring V
be recognized slowly, as the LTC6994 places a priority on
eliminating any “wandering” in the DIVCODE. The typical
delay depends on the difference between the old and
new DIVCODE settings and is proportional to the master
oscillator period.
A change in DIVCODE will not be recognized until it is stable,
and will not pass through intermediate codes. A digital filter
is used to guarantee the DIVCODE has settled to a new
value before making changes to the output. However, if
the delay timing is active during the transition, the actual
delay can take on a value between the two settings.
14
t
500mV/DIV
500mV/DIV
DIVCODE
2V/DIV
2V/DIV
2V/DIV
2V/DIV
OUT
OUT
DIV
DIV
IN
IN
LTC6994-1
V
R
LTC6994-1
V
R
Figure 7a. DIVCODE Change from 0 to 2
Figure 7b. DIVCODE Change from 2 to 0
= 16 • (∆DIVCODE + 6) • t
+
SET
+
SET
= 3.3V
= 3.3V
DIV
256µs
= 200k
= 200k
4µs
for changes. Changes to DIVCODE will
512µs
500µs/DIV
500µs/DIV
512µs
256µs
4µs
MASTER
699412 F07a
699412 F07b
Start-Up Time
When power is first applied, the power-on reset (POR)
circuit will initiate the start-up time, t
is held low during this time and the IN pin has no control
over the output. The typical value for t
0.5ms to 8ms depending on the master oscillator frequency
(independent of N
During start-up, the DIV pin A/D converter must determine
the correct DIVCODE before the LTC6994 can respond
to an input. The start-up time may increase if the supply
or DIV pin voltages are not stable. For this reason, it is
recommended to minimize the capacitance on the DIV
pin so it will properly track V
extend the start-up time.
At the end of t
recognized, and the state of the IN pin is transferred to the
output (without additional delay). If IN is high at the end of
t
The LTC6994-2 with POL = 1 is the exception because it
inverts the signal. At this point, the LTC6994 is ready to
respond to rising/falling edges on the input.
START
t
START(TYP)
OUT
, OUT will go high. Otherwise OUT will remain low.
V
IN
+
*LTC6994-2 WITH POL = 1 INVERTS THE OUTPUT
Figure 8. Start-Up Timing Diagram
= 500 • t
START
(IN IGNORED)
t
DIV
START
the DIVCODE and IN pin settings are
):
MASTER
+
t
PD
. Less than 100pF will not
IF IN = 1 AT END OF t
IF IN = 0 AT END OF t
START
START
. The OUT pin
START
START
ranges from
699412 F08
*
*
699412f

Related parts for LTC6994CS6-1#TRMPBF