CS43L43-KZZ Cirrus Logic Inc, CS43L43-KZZ Datasheet - Page 12

no-image

CS43L43-KZZ

Manufacturer Part Number
CS43L43-KZZ
Description
IC,D/A CONVERTER,DUAL,16/18/20/24-BIT,TSSOP,16PIN
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CS43L43-KZZ

Rohs Compliant
YES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS43L43-KZZ
Manufacturer:
CIRRUS
Quantity:
20 000
3.7 Grounding and Power Supply Arrangements
As with any high resolution converter, the CS43L43 requires careful attention to power supply and ground-
ing arrangements if its potential performance is to be realized. Figure 1 shows the recommended power
arrangements, with VA, VA_HP & VL connected to clean supplies. If the ground planes are split between
digital ground and analog ground, the GND pins of the CS43L43 should be connected to the analog ground
plane.
All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid unwant-
ed coupling into the modulators. The CDB43L43 evaluation board demonstrates the optimum layout and
power supply arrangements.
Notes: The headphone outputs may clip when the value of VA_HP is below VA. It is recommended that these two
3.8 Control Port Interface
The control port is used to load all the internal register settings. Data is clocked into and out of the bi-di-
rectional serial control data line, SDA, by the serial control port clock, SCL (see Figure 8 for the clock to
data relationship). The operation of the control port may be completely asynchronous with the audio sam-
ple rate. However, to avoid potential interference problems, the control port pins should remain static if no
operation is required.
Notes: LRCK & MCLK must always be applied to pins 1 & 5, respectively, during any communication with the
12
3.7.1 Capacitor Placement
Decoupling capacitors should be as close to the DAC as possible, with the low value ceramic capac-
itor being the closest. The FILT+ and VQ decoupling capacitors must be positioned to minimize the
electrical path from FILT+ to REF_GND (and VQ to REF_GND). To further minimze impedance,
these capacitors should be located on the same layer as the DAC.
3.8.1 Enabling the Control Port
The control port pins are shared with the stand-alone configuration pins. To dedicate these pins to
control port functionality, enable the control port prior to the completion of the stand-alone power up
sequence (see section 3.5 for the Recommended Power-up Sequence). To enable the control port,
write 1 to the CP_EN bit using the I
3.8.2 MAP Auto Increment
The device has MAP (memory address pointer) auto increment capability enabled by the INCR bit
(also the MSB) of the MAP. If INCR is set to 0, MAP will stay constant for successive I
reads. If INCR is set to 1, MAP will auto increment after each byte is written, allowing block reads
or writes of successive registers.
Notes: Setting the CP_EN bit after the Stand-Alone power-up sequence has completed can cause audible
supplies be tied together.
control port.
artifacts.
2
C protocol (see section 3.8.3).
CS43L43
2
C writes or
DS479PP3

Related parts for CS43L43-KZZ