S29AL032D90TFI030 Spansion Inc., S29AL032D90TFI030 Datasheet - Page 36

no-image

S29AL032D90TFI030

Manufacturer Part Number
S29AL032D90TFI030
Description
Flash Memory IC
Manufacturer
Spansion Inc.
Datasheet

Specifications of S29AL032D90TFI030

Memory Size
32Mbit
Memory Configuration
4M X 8 / 2M X 16
Ic Interface Type
CFI, Parallel
Access Time
90ns
Supply Voltage Range
2.7 To 3.6 V
Memory Case Style
TSOP
No. Of Pins
40
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S29AL032D90TFI030
Manufacturer:
Spansion
Quantity:
293
Part Number:
S29AL032D90TFI030
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
S29AL032D90TFI030
Quantity:
130
11.7
34
Chip Erase Command Sequence
Note
See
Chip erase is a six bus-cycle operation. The chip erase command sequence is initiated by writing two unlock
cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase
command, which in turn invokes the Embedded Erase algorithm. The device does not require the system to
preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire
memory for an all zero data pattern prior to electrical erase. The system is not required to provide any
controls or timings during these operations.
for the chip erase command sequence.
Any commands written to the chip during the Embedded Erase algorithm are ignored. Note that a hardware
reset during the chip erase operation immediately terminates the operation. The Chip Erase command
sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity.
The system can determine the status of the erase operation by using DQ7, DQ6, DQ2, or RY/BY#. See
Operation Status on page 40
complete, the device returns to reading array data and addresses are no longer latched.
Figure 11.2 on page 36
page 52
Table 11.2
for parameters, and to
for program command sequence.
illustrates the algorithm for the erase operation. See
for information on these status bits. When the Embedded Erase algorithm is
Increment Address
Figure 17.6 on page 53
Figure 11.1 Program Operation
S29AL032D
Table 11.2 on page 38
in progress
Embedded
D a t a
algorithm
Program
S h e e t
for timing diagrams.
No
Command Sequence
Write Program
Last Address?
Programming
from System
Verify Data?
Completed
shows the address and data requirements
Data Poll
START
Yes
Yes
Erase/Program Operations on
S29AL032D_00_A9 January 19, 2007
No
Write

Related parts for S29AL032D90TFI030