AD677KR Analog Devices Inc, AD677KR Datasheet - Page 4

no-image

AD677KR

Manufacturer Part Number
AD677KR
Description
A/D Converter (A-D) IC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD677KR

Package/case
28-SOIC
Features
16?Bit, Serial, 100kSPS Sampling ADC
Interface Type
Serial
Number Of Bits
16
Number Of Channels
1
Mounting Type
Surface Mount
Rohs Status
RoHS non-compliant
Sampling Rate (per Second)
100k
Data Interface
DSP, Serial
Number Of Converters
1
Power Dissipation (max)
480mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
0°C ~ 70°C
Package / Case
28-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
AD677-EB - BOARD EVAL SAMPLING ADC AD677
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD677KR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD677KRZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD677
TIMING SPECIFICATIONS
Parameter
Conversion Period
CLK Period
Calibration Time
Sampling Time
Last CLK to SAMPLE Delay
SAMPLE Low
SAMPLE to Busy Delay
1st CLK Delay
CLK Low
CLK High
CLK to BUSY Delay
CLK to SDATA Valid
CLK to SCLK High
SCLK Low
SDATA to SCLK High
CAL High Time
CAL to BUSY Delay
NOTES
1
2
3
5
6
4
See the “CONVERSION CONTROL” and “AUTOCALIBRATION” sections for detailed explanations of the above timing.
Depends upon external clock frequency; includes acquisition time and conversion time. The maximum conversion period is specified to account for the droop of the
t
If SAMPLE goes high before the 17th CLK pulse, the device will start sampling approximately 100 ns after the rising edge of the 17th CLK pulse.
t
580 ns is recommended for optimal accuracy over temperature (not necessary during calibration cycle).
internal sample/hold function. Operation at slower rates may degrade performance.
C
CH
= t
+ t
FCD
CL
+ 16
= t
6
6
CLK
4
and must be greater than 480 ns.
t
CLK
+ t
2, 3
LCS
.
(OUTPUT)
(OUTPUT)
(OUTPUT)
(OUTPUT)
(INPUT)
(INPUT)
SAMPLE*
(INPUT)
(INPUT)
SDATA
5
BUSY
CLK
CAL
BUSY
SCLK
CLK
*
*
*
RECOMMEND THAT THESE SIGNALS BE HELD LOW EXCEPT WHEN EXPLICITY SHOWN HIGH.
*
RECOMMEND THAT THESE SIGNALS BE HELD LOW EXCEPT WHEN EXPLICITY SHOWN HIGH.
SHADED PORTIONS OF INPUT SIGNALS ARE OPTIONAL. FOR BEST PERFORMANCE, WE
SHADED PORTIONS OF INPUT SIGNALS ARE OPTIONAL. FOR BEST PERFORMANCE, WE
(T
MIN
t
CALH
OLD BIT 16
t
FCD
t
t
t
S
FCD
t
to T
CALB
SB
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
C
CLK
CT
S
LCS
SL
SS
FCD
CL
CH
CB
CD
CSH
SCL
DSH
CALH
CALB
t
CLK
Figure 2. General Conversion Timing
MAX
t
, V
SL
t
1
CD
1
Figure 1. Calibration Timing
t
CC
CH
= +12 V
t
t
CH
CSH
2
2
t
t
CLK
MSB
SCL
t
CL
3
3
BIT
5%, V
–4–
2
t
CL
10
480
2
2.1
100
50
50
50
50
100
50
50
50
Min
t
t
DSH
CT
BIT
EE
13
15
= –12 V
85530
t
C
BIT
14
16
85531
BIT
15
5%, V
17
t
CB
Typ
30
180
100
180
80
80
15
85532
t
CB
DD
BIT
16
t
= +5 V
LCS
t
S
10%)
Max
1000
85532
75
300
175
300
50
1
REV. A
Units
ns
t
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CLK
s
s
s

Related parts for AD677KR