AD7715AR-3 Analog Devices Inc, AD7715AR-3 Datasheet - Page 33

no-image

AD7715AR-3

Manufacturer Part Number
AD7715AR-3
Description
A/D Converter (A-D) IC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7715AR-3

No. Of Bits
16 Bit
Mounting Type
Surface Mount
Features
3V, 16?Bit Sigma?Delta ADC W/PGA
No. Of Channels
1
Interface Type
Serial
Package / Case
16-SOIC
Rohs Status
RoHS non-compliant
Number Of Bits
16
Sampling Rate (per Second)
500
Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
9.5mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
For Use With
EVAL-AD7715-3EBZ - BOARD EVALUATION FOR AD7715
Lead Free Status / RoHS Status

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7715AR-3REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7715 TO 8XC51 INTERFACE
An interface circuit between the AD7715 and the 8XC51
microcontroller is shown in Figure 12. The diagram shows the
minimum number of interface connections with CS on the
AD7715 hardwired low. In the case of the 8XC51 interface, the
minimum number of interconnects is just two. In this scheme,
the DRDY bit of the communications register is monitored to
determine when the data register is updated. The alternative
scheme, which increases the number of interface lines to three,
is to monitor the DRDY output line from the AD7715. The
monitoring of the DRDY line can be done in two ways. First,
DRDY can be connected to one of the 8XC51’s port bits (such
as P1.0) which is configured as an input. This port bit is then
polled to determine the status of DRDY . The second scheme
is to use an interrupt driven system in which case, the DRDY
output is connected to the INT1 input of the 8XC51. For
interfaces that require control of the CS input on the AD7715,
one of the port bits of the 8XC51 (such as P1.1), which is
configured as an output, can be used to drive the CS input.
The 8XC51 is configured in its Mode 0 serial interface mode. Its
serial interface contains a single data line. As a result, the
DOUT and DIN pins of the AD7715 should be connected
together with a 10 kΩ pull-up resistor. The serial clock on the
8XC51 idles high between data transfers. The 8XC51 outputs
the LSB first in a write operation while the AD7715 rearranged
before being written to the output serial register. Similarly, the
AD7715 outputs the MSB first during a read operation while
the 8XC51 expects the LSB first. Therefore, the data which is
read into the serial buffer needs to be rearranged before the
correct data word from the AD7715 is available in the
accumulator.
8XC51
P3.0
P3.1
Figure 12. AD7715 to 8XC51 Interface
10kΩ
DV
DV
DD
DD
RESET
DOUT
DIN
SCLK
CS
AD7715
Rev. D | Page 33 of 40
AD7715 TO ADSP-2103/ADSP-2105 INTERFACE
Figure 13 shows an interface between the AD7715 and the
ADSP-2103/ADSP-2105 DSP processor. In the interface shown,
the DRDY bit of the communications register is monitored to
determine when the data register is updated. The alternative
scheme is to use an interrupt driven system, in which case the
DRDY output is connected to the IRQ2 input of the ADSP-2103/
ADSP-2105. The serial interface of the ADSP-2103/ADSP-2105
is set up for alternate framing mode. The RFS and TFS pins
of the ADSP-2103/ADSP-2105 are configured as active low
outputs, and the ADSP-2103/ADSP-2105 serial clock line,
SCLK, is also configured as an output. The CS for the AD7715
is active when either the RFS or TFS outputs from the ADSP-
2103/ADSP-2105 are active. The serial clock rate on the ADSP-
2103/ADSP-2105 should be limited to 3 MHz to ensure correct
operation with the AD7715.
ADSP-2103/
ADSP-2105
Figure 13. AD7715 to ADSP-2103/ADSP-2105 Interface
SCLK
RFS
TFS
DR
DT
DV
DD
RESET
DOUT
DIN
SCLK
CS
AD7715
AD7715

Related parts for AD7715AR-3