AD7715AR-5 Analog Devices Inc, AD7715AR-5 Datasheet - Page 10

no-image

AD7715AR-5

Manufacturer Part Number
AD7715AR-5
Description
A/D Converter (A-D) IC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7715AR-5

No. Of Bits
16 Bit
Mounting Type
Surface Mount
Features
5V, 16-Bit, Sigma-Delta ADC W/PGA
No. Of Channels
1
Interface Type
Serial
Package / Case
16-SOIC
Rohs Status
RoHS non-compliant
Number Of Bits
16
Sampling Rate (per Second)
500
Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
9.5mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
For Use With
EVAL-AD7715-3EBZ - BOARD EVALUATION FOR AD7715
Lead Free Status / RoHS Status

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7715AR-5
Manufacturer:
AD
Quantity:
1
Part Number:
AD7715AR-5
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7715AR-5REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7715
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Table 6. Pin Function Descriptions
Pin
No.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Mnemonic
SCLK
MCLK IN
MCLK OUT
CS
RESET
AV
AIN(+)
AIN(−)
REF IN(+)
REF IN(−)
AGND
DRDY
DOUT
DIN
DV
DGND
DD
DD
Description
Serial Clock. Logic input. An external serial clock is applied to this input to access serial data from the AD7715. This
serial clock can be a continuous clock with all data transmitted in a continuous train of pulses. Alternatively, it can be a
noncontinuous clock with the information being transmitted to the AD7715 in smaller batches of data.
Master Clock Signal for the Device. This can be provided in the form of a crystal/resonator or external clock. A
crystal/resonator can be tied across the MCLK IN and MCLK OUT pins. Alternatively, the MCLK IN pin can be driven
with a CMOS-compatible clock and MCLK OUT left unconnected. The part is specified with clock input frequencies of
both 1 MHz and 2.4576 MHz.
When the master clock for the device is a crystal/resonator, the crystal/resonator is connected between MCLK IN and
MCLK OUT. If an external clock is applied to MCLK IN, MCLK OUT provides an inverted clock signal. This clock can be
used to provide a clock source for external circuitry.
Chip Select. Active low logic input used to select the AD7715. With this input hardwired low, the AD7715 can operate
in its three-wire interface mode with SCLK, DIN, and DOUT used to interface to the device. CS can be used to select
the device in systems with more than one device on the serial bus or as a frame synchronization signal in
communicating with the AD7715.
Logic Input. Active low input which resets the control logic, interface logic, calibration coefficients, digital filter, and
analog modulator of the part to power-on status.
Analog Positive Supply Voltage, 3.3 V nominal (AD7715-3) or 5 V nominal (AD7715-5).
Analog Input. Positive input of the programmable gain differential analog input to the AD7715.
Analog Input. Negative input of the programmable gain differential analog input to the AD7715.
Reference Input. Positive input of the differential reference input to the AD7715. The reference input is differential
with the provision that REF IN(+) must be greater than REF IN(–). REF IN(+) can lie anywhere between AV
Reference Input. Negative input of the differential reference input to the AD7715. The REF IN(−) can lie anywhere
between AV
Ground Reference Point for Analog Circuitry. For correct operation of the AD7715, no voltage on any of the other pins
should go more than 30 mV negative with respect to AGND.
Logic Output. A logic low on this output indicates that a new output word is available from the AD7715 data register.
The DRDY pin returns high upon completion of a read operation of a full output word. If no data read has taken place
between output updates, the DRDY line returns high for 500 × t
DRDY is high, a read operation should not be attempted or in progress to avoid reading from the data register as it is
being updated. The DRDY line returns low again when the update has taken place. DRDY is also used to indicate when
the AD7715 has completed its on-chip calibration sequence.
Serial data output with serial data being read from the output shift register on the part. This output shift register can
contain information from the setup register, communications register or data register depending on the register
selection bits of the communications register.
Serial data input with serial data being written to the input shift register on the part. Data from this input shift register
is transferred to the setup register or communications register depending on the register selection bits of the
communications register.
Digital Supply Voltage, 3.3 V or 5 V nominal.
Ground reference point for digital circuitry.
DD
and AGND provided REF IN(+) is greater than REF IN(–).
MCLK OUT
MCLK IN
RESET
AIN(+)
AIN(–)
SCLK
AV
CS
Figure 3. Pin Configuration
DD
Rev. D | Page 10 of 40
1
2
3
4
5
6
7
8
(Not to Scale)
AD7715
TOP VIEW
16
15
14
13
12
11
10
9
REF IN(–)
DGND
DV
DIN
DRDY
AGND
REF IN(+)
DOUT
DD
CLK IN
cycles prior to the next output update. While
DD
and AGND.

Related parts for AD7715AR-5