AD9430BSV-170 Analog Devices Inc, AD9430BSV-170 Datasheet
AD9430BSV-170
Specifications of AD9430BSV-170
Available stocks
Related parts for AD9430BSV-170
AD9430BSV-170 Summary of contents
Page 1
FEATURES SNR = MHz @ 210 MSPS IN ENOB of 10 MHz @ 210 MSPS (–0.5 dBFS) IN SFDR = 80 dBc @ MHz @ 210 MSPS ...
Page 2
AD9430 TABLE OF CONTENTS DC Specifications ............................................................................. 4 AC Specifications.............................................................................. 6 Digital Specifications........................................................................ 7 Switching Specifications .................................................................. 8 Timing Diagrams.............................................................................. 9 Absolute Maximum Ratings.......................................................... 10 Explanation of Test Levels ......................................................... 10 ESD Caution................................................................................ 10 Pin Configurations and Function Descriptions ......................... ...
Page 3
REVISION HISTORY 9/10—Rev Rev. E Change to General Description Section.........................................1 Change to Operating Temperature Range Parameter, Table 5..10 Change to Figure 4 ..........................................................................11 Change to Figure 5 ..........................................................................13 Added Exposed Pad Notation to Outline Dimensions ..............42 8/05—Rev. C ...
Page 4
AD9430 DC SPECIFICATIONS AVDD = 3.3 V, DRVDD = 3 –40°C, T MIN unless otherwise noted. Table 1. Parameter RESOLUTION ACCURACY No Missing Codes Offset Error Gain Error Differential Nonlinearity (DNL) Integral Nonlinearity (INL) TEMPERATURE DRIFT Offset ...
Page 5
Parameter POWER SUPPLY (CMOS Mode) AVDD DRVDD Supply Currents 5 I (AVDD = 3.3 V) AVDD 5 I (DRVDD = 3.3 V) DRVDD 5 Power Dissipation Power Supply Rejection 1 Internal reference mode; SENSE = Floats. 2 External reference mode; ...
Page 6
AD9430 AC SPECIFICATIONS AVDD = 3.3 V, DRVDD = 3 –40°C, T MIN 1 unless otherwise noted. Table 2. Parameter SNR Analog Input @ –0.5 dBFS SINAD Analog Input @ –0.5 dBFS EFFECTIVE NUMBER OF BITS (ENOB) ...
Page 7
DIGITAL SPECIFICATIONS AVDD = 3.3 V, DRVDD = 3 –40°C, T MIN Table 3. Parameter Temp ENCODE AND DS INPUTS 1 (CLK+, CLK–, DS+, DS–) 2 Differential Input Voltage Full 3 Common-Mode Voltage Full Input Resistance Full ...
Page 8
AD9430 SWITCHING SPECIFICATIONS AVDD = 3.3 V, DRVDD = 3 –40°C, T MIN Table 4. Parameter (Conditions) 1 Maximum Conversion Rate 1 Minimum Conversion Rate 1 CLK+ Pulse Width High ( CLK+ Pulse Width ...
Page 9
TIMING DIAGRAMS CLK+ CLK– DS+ DS– t HDS INTERLEAVED DATA OUT PORT A STATIC DA11–DA0 PORT B STATIC DB11–DB0 PARALLEL DATA OUT PORT A STATIC DA11–DA0 PORT B STATIC DB11–DB0 DCO– STATIC DCO+ N– ...
Page 10
AD9430 ABSOLUTE MAXIMUM RATINGS Table 5. Parameter Rating AVDD, DRVDD 4 V Analog Inputs −0 AVDD + 0.5 V Digital Inputs −0 DRVDD + 0.5 V REFIN Inputs –0 AVDD + 0.5 V Digital ...
Page 11
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS 100 PIN 1 2 DNC S4 3 AGND DNC 7 AVDD 8 AGND 9 SENSE 10 VREF 11 AGND 12 13 AGND AVDD 14 AVDD 15 AGND ...
Page 12
AD9430 Pin Number 47, 54, 62, 75, 83 48, 53, 61, 67, 74 ...
Page 13
S5 PIN 1 2 DNC AGND LVDSBIAS 7 AVDD 8 AGND 9 SENSE 10 VREF 11 AGND 12 13 AGND AVDD 14 AVDD 15 AGND 16 AGND 17 AVDD 18 ...
Page 14
AD9430 Pin Number 47, 54, 62, 75, 83 48, 53, 61, 67, 74 ...
Page 15
EQUIVALENT CIRCUITS AVDD 12kΩ CLK+ OR 150Ω 150Ω DS+ 10kΩ Figure 6. ENCODE and DS Input 3.5k Ω 3.5k Ω VIN+ 20k Ω Figure 7. Analog Inputs S1, S2, S4, S5 30k Ω Figure Inputs 12kΩ ...
Page 16
AD9430 TYPICAL PERFORMANCE CHARACTERISTICS Charts at 170 MSPS, 210 MSPS for –170, –210 grades, respectively. AVDD, DRVDD = 3 25°C, A scale = 1.536 V, internal reference unless otherwise noted. 0 SNR = 65.2dB –10 SINAD = ...
Page 17
MHz Figure 18. FFT 210 MSPS MHz @ –0.5 dBFS, LVDS Mode SFDR 75 ...
Page 18
AD9430 –170 SNR –170 SINAD 100 150 200 250 A (MHz) IN Figure 24. SNR and SINAD vs. A Frequency –0.5 dBFS, LVDS ...
Page 19
ANALOG SUPPLY CURRENT CMOS 350 MODE 300 ANALOG SUPPLY 250 CURRENT LVDS OUTPUT SUPPLY MODE CURRENT LVDS 200 MODE 150 100 OUTPUT SUPPLY CURRENT CMOS 50 MODE 0 100 120 140 160 180 ENCODE (MSPS) Figure 30. I and ...
Page 20
AD9430 1.250 1.245 1.240 1.235 1.230 1.225 2.5 2.7 2.9 3.1 3.3 AVDD (V) Figure 36. V Output Voltage vs. AVDD REF 95 THIRD 90 SECOND 85 SFDR –50 –30 – TEMPERATURE (°C) ...
Page 21
SFDR dBc LVDS MODE 60 FULL SCALE = 1 80dB REFERENCE LINE 10 0 –90 –80 –70 –60 –50 –40 –30 Figure 42. SFDR vs. A Input Level 10.3 MHz, 210 ...
Page 22
AD9430 4.5 TCPD (CLOCKOUT RISING) 4.0 3.5 TPDR (DATA RISING) 3.0 2.5 –40 – TEMPERATURE (°C) Figure 48. Propagation Delay vs. Temperature, CMOS Mode, 170 MSPS/210 MSPS 900 800 700 600 500 TPDF (DATA FALLING) 400 300 ...
Page 23
TERMINOLOGY Analog Bandwidth The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB. Aperture Delay The delay between the 50% point of the rising edge of ...
Page 24
AD9430 Power Supply Rejection Ratio The ratio of a change in input offset voltage to a change in power supply voltage. Signal-to-Noise and Distortion (SINAD) The ratio of the rms signal amplitude (set 1 dB below full scale) to the ...
Page 25
APPLICATION NOTES THEORY OF OPERATION The AD9430 architecture is optimized for high speed and ease of use. The analog inputs drive an integrated high bandwidth track-and-hold circuit that samples the signal prior to quantization by the 12-bit core. For ease ...
Page 26
AD9430 ANALOG INPUT The analog input to the AD9430 is a differential buffer. For best dynamic performance, impedances at VIN+ and VIN– should match. The analog input is optimized to provide superior wideband performance and requires that the analog inputs ...
Page 27
LVDS OUTPUTS The off-chip drivers on the chip can be configured to provide LVDS-compatible output levels via Pin S2. LVDS outputs are available when S2 = VDD and a 3.74 kΩ RSET resistor is placed at Pin 7 (LVDSBIAS) to ...
Page 28
AD9430 EVALUATION BOARD, CMOS MODE The AD9430 evaluation board offers an easy way to test the AD9430 in CMOS mode. It requires a clock source, an analog input signal, and a 3.3 V power supply. The clock source is buffered ...
Page 29
CMOS DATA OUTPUTS The ADC CMOS digital outputs are latched on the board by four LVT574s; the latch outputs are available at the two 40-pin connectors at Pin 11 through Pin 33 on P23 (Channel A) and Pin 11 through ...
Page 30
AD9430 TROUBLESHOOTING If the board does not seem to be working correctly, try the following: • Verify power at IC pins. • Check that all jumpers are in the correct position for the desired mode of operation. • Verify that ...
Page 31
... Resistor 0402 Resistor 0402 Resistor 0402 Resistor pack 220 Ω SO16RES Inductor 0603 Transformer CD542 Optional Macom SM-22 Transformer AD9430BSV (−210) TQFP100 MC100LVEL16D SO8NB VCX86 SO14NB LVT574 SO20 JN00158 AD8351 Rev Page AD9430 Value Comments 0.1 μF C11, C18, C30, C33, ...
Page 32
AD9430 PTMICA04 PTMICA04 PTMICA04 P4 P21 P22 GND 82 DRVDD GND 86 GND 87 VCC 88 VCC 89 VCC 90 GND 91 GND 92 GND 93 VCC 94 VCC 95 GND ...
Page 33
VCC + C64 C16 C17 C19 C21 10μF 0.1μF 0.1μF 0.1μF 0.1μF GND VCC C68 C69 C70 C71 C72 0.01μF 0.01μF 0.01μF 0.01μF 0.01μF GND VDL + C67 C46 C50 C51 C52 10μF 0.01μF 0.01μF 0.01μF 0.01μF GND DRVDD + ...
Page 34
AD9430 Figure 61. PCB Top-Side Silkscreen Figure 62. PCB Top-Side Copper Figure 63. PCB Ground Layer Figure 64. PCB Split Power Plane Rev Page ...
Page 35
Figure 65. PCB Bottom-Side Copper Figure 66. PCB Bottom-Side Silkscreen Rev Page AD9430 ...
Page 36
AD9430 EVALUATION BOARD, LVDS MODE The AD9430 evaluation board offers an easy way to test the AD9430 in LVDS mode. (The board is also compatible with the AD9411.) It requires a clock source, an analog input signal, and a 3.3 ...
Page 37
Table 13. LVDS PCB Evaluation Board Bill of Material No. Quantity Reference Designator 1 33 C1, C4–C11, C15–C17, C19–C32, C35, C36, C58–C62 C3, C18, C39, C40 2 4 C33, C34, C37, C38 3 4 C63–C66 ...
Page 38
AD9430 GND 82 DRVDD GND GND 87 VCC 88 VCC 89 VCC 90 GND 91 GND 92 GND 93 VCC 94 VCC 95 GND 96 GND 97 VCC 98 VCC ...
Page 39
VCC + C64 C16 C17 C19 C21 10μF 0.1μF 0.1μF 0.1μF 0.1μF GND TO USE VF561 CRYSTAL GND R28 JN00158 100Ω E/D VCC OUTPUTB 2 5 R22 GND GND OUTPUT 3 4 100Ω U9 POWER DOWN USE ...
Page 40
AD9430 F Figure 70. PCB Top-Side Silkscreen—LVDS Figure 71. PCB Top-Side Copper—LVDS Figure 72. PCB Ground Layer—LVDS Figure 73. PCB Split Power Plane—LVDS Rev Page ...
Page 41
Figure 74. PCB Bottom-Side Copper—LVDS Figure 75. PCB Bottom-Side Silkscreen—LVDS Rev Page AD9430 ...
Page 42
... SEATING PLANE 25 26 0.20 0.09 7° 3.5° 0° 0.50 BSC ORDERING GUIDE 1 Model Temperature Range AD9430BSV-170 −40°C to +85°C AD9430BSVZ-170 −40°C to +85°C AD9430BSV-210 −40°C to +85°C AD9430BSVZ-210 −40°C to +85° RoHS Compliant Part. 14.00 BSC ...
Page 43
NOTES Rev Page AD9430 ...
Page 44
AD9430 NOTES ©2005–2010 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D02607-0-9/10(E) Rev Page ...