EPM570GT100I5N Altera, EPM570GT100I5N Datasheet - Page 22

MAX II

EPM570GT100I5N

Manufacturer Part Number
EPM570GT100I5N
Description
MAX II
Manufacturer
Altera
Datasheet

Specifications of EPM570GT100I5N

Family Name
MAX II
Memory Type
Flash
# Macrocells
440
Frequency (max)
1.8797GHz
Propagation Delay Time
8.7ns
Number Of Logic Blocks/elements
57
# I/os (max)
76
Operating Supply Voltage (typ)
1.8V
In System Programmable
Yes
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM570GT100I5N
Manufacturer:
ALTERA
Quantity:
52
Part Number:
EPM570GT100I5N
Manufacturer:
ALTERA
Quantity:
170
Part Number:
EPM570GT100I5N
Manufacturer:
ALTERA
0
2–14
MAX II Device Handbook
functions from LE 1 to LE 10 in the same LAB. The register chain connection allows
the register output of one LE to connect directly to the register input of the next LE in
the LAB for fast shift registers. The Quartus II Compiler automatically takes
advantage of these resources to improve utilization and performance.
shows the LUT chain and register chain interconnects.
Figure 2–11. LUT Chain and Register Chain Interconnects
The C4 interconnects span four LABs up or down from a source LAB. Every LAB has
its own set of C4 interconnects to drive either up or down.
interconnect connections from an LAB in a column. The C4 interconnects can drive
and be driven by column and row IOEs. For LAB interconnection, a primary LAB or
its vertical LAB neighbor can drive a given C4 interconnect. C4 interconnects can
drive each other to extend their range as well as drive row interconnects for column-
to-column connections.
Interconnect
Adjacent LE
Routing to
LUT Chain
Local
Local Interconnect
Routing Among LEs
in the LAB
LE6
LE0
LE1
LE2
LE3
LE4
LE5
LE7
LE8
LE9
Register Chain
Routing to Adjacent
LE's Register Input
Figure 2–12
© October 2008 Altera Corporation
Chapter 2: MAX II Architecture
MultiTrack Interconnect
Figure 2–11
shows the C4

Related parts for EPM570GT100I5N