CS4272-DZZR Cirrus Logic Inc, CS4272-DZZR Datasheet - Page 36

Audio CODECs IC 24Bit 192kHz 114dB Str Codec

CS4272-DZZR

Manufacturer Part Number
CS4272-DZZR
Description
Audio CODECs IC 24Bit 192kHz 114dB Str Codec
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS4272-DZZR

Number Of Adc Inputs
2
Number Of Dac Outputs
2
Conversion Rate
192 KSPs
Interface Type
Serial (I2S, SPI)
Resolution
24 bit
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TSSOP-28
Minimum Operating Temperature
- 40 C
Number Of Channels
2 ADC, 2 DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4272-DZZR
Manufacturer:
TI
Quantity:
12
6.2
In I²C mode, SDA is a bi-directional data line. Data is clocked into and out of the part by the clock, SCL, with the clock
to data relationship as shown in Figure 18. There is no CS pin. Pin AD0 forms the partial chip address and should be
tied to VA or AGND as required. The upper 6 bits of the 7-bit address field must be 001000. To communicate with the
CS4272, the LSB of the chip address field, which is the first byte sent to the CS4272, should match the setting of the
AD0 pin. The eighth bit of the address byte is the R/W bit (high for a read, low for a write). If the operation is a write,
the next byte is the Memory Address Pointer, MAP, which selects the register to be read or written. The MAP is then
followed by the data to be written. If the operation is a read, then the contents of the register pointed to by the MAP will
be output after the chip address.
The CS4272 has MAP auto increment capability, enabled by the INCR bit in the MAP. If INCR is 0, then the MAP
will stay constant for successive writes. If INCR is set, then MAP will auto increment after each byte is written, al-
lowing block reads or writes of successive registers.
36
INCR - Auto MAP Increment Enable
MAP(3:0) - Memory Address Pointer
INCR
7
0
I²C
Default = ‘0’.
0 - Disabled
1 - Enabled
Default = ‘0000’.
Mode
Reserved
SDA
SCL
Note: If operation is a write, this byte contains the Memory Address Pointer, MAP.
6
0
Start
001000
Reserved
Table 10. Memory Address Pointer (MAP)
5
0
Figure 18. Control Port Timing,
ADDR
AD0
Reserved
R/W
4
0
ACK
DATA
1-8
MAP3
3
0
Note 1
ACK
I²C
Mode
DATA
1-8
MAP2
2
0
ACK
Stop
MAP1
1
0
CS4272
MAP0
DS593F1
0
0

Related parts for CS4272-DZZR