8305AGLF Integrated Device Technology (Idt), 8305AGLF Datasheet - Page 8

no-image

8305AGLF

Manufacturer Part Number
8305AGLF
Description
Clock Driver 2-IN LVCMOS/LVTTL 16-Pin TSSOP Tube
Manufacturer
Integrated Device Technology (Idt)
Datasheet

Specifications of 8305AGLF

Package
16TSSOP
Configuration
1 x 2:1
Input Signal Type
HCSL|LVCMOS|LVDS|LVHSTL|LVPECL|LVTTL|SSTL
Maximum Output Frequency
350 MHz
Operating Supply Voltage
3.3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
8305AGLF
Quantity:
193
Part Number:
8305AGLF
Manufacturer:
IDT
Quantity:
20 000
Company:
Part Number:
8305AGLFT
Quantity:
561
Additive Phase Jitter
The spectral purity in a band at a specific offset from the
fundamental compared to the power of the fundamental is called
the dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise power
present in a 1Hz band at a specified offset from the fundamental
frequency to the power value of the fundamental. This ratio is
expressed in decibels (dBm) or a ratio of the power in the 1Hz band
As with most timing specifications, phase noise measurements
has issues relating to the limitations of the equipment. Often the
noise floor of the equipment is higher than the noise floor of the
IDT™ / ICS™ LVCMOS/LVTTL FANOUT BUFFER
ICS8305
LOW SKEW, 1-TO-4 MULTIPLEXED DIFFERENTIAL/LVCMOS-TO-LVCMOS/LVTTL FANOUT BUFFER
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
-10
-20
-30
-40
-50
-60
-70
-80
-90
0
100
1k
10k
Offset Frequency (Hz)
8
to the power in the fundamental. When the required offset is
specified, the phase noise is called a dBc value, which simply
means dBm at a specified offset from the fundamental. By
investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the
entire time record of the signal. It is mathematically possible to
calculate an expected bit error rate given a phase noise plot.
device. This is illustrated above. The device meets the noise floor
of what is shown, but can actually be lower. The phase noise is
dependent on the input source and measurement equipment.
100k
1M
Additive Phase Jitter at 155.52MHz
ICS8305AG REV. C FEBRUARY 22, 2008
10M
= 0.04ps (typical)
100M

Related parts for 8305AGLF