LC4064V-10TN100I LATTICE SEMICONDUCTOR, LC4064V-10TN100I Datasheet - Page 24

no-image

LC4064V-10TN100I

Manufacturer Part Number
LC4064V-10TN100I
Description
CPLD ispMACH® 4000V Family 64 Macro Cells 125MHz EECMOS Technology 3.3V 100-Pin TQFP
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of LC4064V-10TN100I

Package
100TQFP
Family Name
ispMACH® 4000V
Maximum Propagation Delay Time
10 ns
Number Of User I/os
64
Number Of Logic Blocks/elements
36
Typical Operating Supply Voltage
3.3 V
Maximum Operating Frequency
125 MHz
Number Of Product Terms Per Macro
80
Memory Type
EEPROM
Operating Temperature
-40 to 105 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LC4064V-10TN100I
Manufacturer:
Lattice
Quantity:
135
Part Number:
LC4064V-10TN100I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LC4064V-10TN100I
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
LC4064V-10TN100I
Quantity:
450
Part Number:
LC4064V-10TN100I
Quantity:
239
Lattice Semiconductor
ispMACH 4000Z External Switching Characteristics
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
f
f
1. Timing numbers are based on default LVCMOS 1.8 I/O buffers. Use timing adjusters provided to calculate other standards.
2. Measured using standard switching GRP loading of 1 and 1 output switching.
3. Pulse widths and clock widths less than minimum will cause unknown behavior.
4. Standard 16-bit counter using GRP feedback.
PD
PD_MC
S
ST
SIR
SIRZ
H
HT
HIR
HIRZ
CO
R
RW
PTOE/DIS
GPTOE/DIS
GOE/DIS
CW
GW
WIR
MAX
MAX
Parameter
4
(Ext.)
5-PT bypass combinatorial propagation delay
20-PT combinatorial propagation delay
through macrocell
GLB register setup time before clock
GLB register setup time before clock with
T-type register
GLB register setup time before clock, input
register path
GLB register setup time before clock with zero
hold
GLB register hold time after clock
GLB register hold time after clock with T-type
register
GLB register hold time after clock, input
register path
GLB register hold time after clock, input
register path with zero hold
GLB register clock-to-output delay
External reset pin to output delay
External reset pulse duration
Input to output local product term output
enable/disable
Input to output global product term output
enable/disable
Global OE input to output enable/disable
Global clock width, high or low
Global gate width low (for low transparent) or
high (for high transparent)
Input register clock width, high or low
Clock frequency with internal feedback
clock frequency with external feedback,
[1 / (t
S
+ t
CO
)]
Description
Over Recommended Operating Conditions
1, 2, 3
24
Min.
2.2
2.4
1.0
2.0
0.0
0.0
1.0
0.0
1.5
1.0
1.0
1.0
ispMACH 4000V/B/C/Z Family Data Sheet
-35
Max.
267
192
3.5
4.4
3.0
5.0
7.0
6.5
4.5
Min.
2.5
2.7
1.1
2.1
0.0
0.0
1.0
0.0
1.7
1.5
1.5
1.5
-37
Max.
250
175
3.7
4.7
3.2
6.0
8.0
7.0
4.5
Min.
2.7
2.9
1.3
2.6
0.0
0.0
1.3
0.0
2.0
1.8
1.8
1.8
-42
Max.
220
161
4.2
5.7
3.5
7.3
8.0
8.0
4.8
Timing v.2.2
Units
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for LC4064V-10TN100I