EPC1441PC8N Altera, EPC1441PC8N Datasheet - Page 21

no-image

EPC1441PC8N

Manufacturer Part Number
EPC1441PC8N
Description
Manufacturer
Altera
Datasheet

Specifications of EPC1441PC8N

Function
Configuration Device
Frequency (max)
16.7MHz
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Operating Temperature (min)
0C
Operating Temperature (max)
70C
Mounting
Through Hole
Pin Count
8
Package Type
PDIP
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPC1441PC8N
Manufacturer:
ALTERA
0
Chapter 4: Configuration Devices for SRAM-Based LUT Devices Data Sheet
Pin Information
Pin Information
Table 4–20. EPC1, EPC2 and EPC1441 Pin Functions During Configuration (Part 1 of 3)
© December 2009
DATA
DCLK
OE
Pin Name
f
f
Altera Corporation
PDIP
8-Pin
1
2
3
Table 4–20
configuration.
For pin information about enhanced configuration devices, refer to the
Configuration Devices (EPC4, EPC8 and EPC16) Data
For pin information about serial configuration devices, refer to the
Devices (EPCS1, EPCS4, EPCS16, EPCS64 and EPCS128) Data
(1)
Pin Number
20-Pin
PLCC
2
4
8
describes EPC1, EPC2, and EPC1441 pin functions during device
TQFP
32-Pin
31
2
7
(2)
Output
Bidirectional
Open-Drain
Bidirectional
Pin Type
Serial data output. The DATA pin connects to the
DATA0 of the FPGA. DATA is latched into the FPGA
on the rising edge of DCLK.
The DATA pin is tri-stated before configuration and
when the nCS pin is high. After configuration, the
EPC2 device will drive DATA high, while the EPC1
and EPC1441 device will tri-state DATA.
Clock output when configuring with a single
configuration device or when the configuration
device is the first (master) device in a chain. Clock
input for the next (slave) configuration devices in a
chain. The DCLK pin connects to the DCLK of the
FPGA.
Rising edges on DCLK increment the internal
address counter and present the next bit of data on
the DATA pin. The counter is incremented only if the
OE input is held high, the nCS input is held low, and
all configuration data has not been transferred to the
target device.
After configuration or when OE is low, the EPC1,
EPC2 and EPC1441 device will drive DCLK low.
Output enable (active high) and reset (active low).
The OE pin connects to the nSTATUS of the FPGA.
A low logic level resets the address counter. A high
logic level enables DATA and the address counter to
count. If this pin is low (reset) during configuration,
the internal oscillator becomes inactive and DCLK
drives low. Refer to
page
The OE pin has an internal programmable 1-k
resistor in EPC2 devices. If internal pull-up resistors
are use, external pull-up resistors should not be used
on these pins. The internal pull-up resistors can be
disabled through the Disable nCS and OE pull-ups
on configuration device option.
4–9.
Configuration Handbook (Complete Two-Volume Set)
Sheet.
“Error Detection Circuitry” on
Description
Sheet.
Serial Configuration
Enhanced
4–21

Related parts for EPC1441PC8N