AD7980BRMZ Analog Devices Inc, AD7980BRMZ Datasheet - Page 23

ADC 16BIT 1MSPS 1.25LSB 10-MSOP

AD7980BRMZ

Manufacturer Part Number
AD7980BRMZ
Description
ADC 16BIT 1MSPS 1.25LSB 10-MSOP
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheet

Specifications of AD7980BRMZ

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Bits
16
Sampling Rate (per Second)
1M
Number Of Converters
1
Power Dissipation (max)
10mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
10-TFSOP (0.118", 3.00mm Width)
Resolution (bits)
16bit
Sampling Rate
1MSPS
Input Channel Type
Differential
Supply Voltage Range - Analog
2.375V To 2.625V
Supply Current
350pA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7980BRMZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7980BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7980BRMZ-RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7980BRMZRL7
Manufacturer:
ADI
Quantity:
1 000
AD7980
APPLICATION HINTS
LAYOUT
AD7980
The printed circuit board (PCB) that houses the AD7980
should be designed so that the analog and digital sections are
separated and confined to certain areas of the board. The pinout of
the AD7980, with all its analog signals on the left side and all its
digital signals on the right side, eases this task.
Avoid running digital lines under the device because these couple
noise onto the die, unless a ground plane under the AD7980 is
used as a shield. Fast switching signals, such as CNV or clocks,
should never run near analog signal paths. Crossover of digital
and analog signals should be avoided.
At least one ground plane should be used. It can be common or
split between the digital and analog section. In the latter case,
Figure 43. Example Layout of the AD7980 (Top Layer)
the planes should be joined underneath the AD7980s.
The AD7980 voltage reference input REF has a dynamic input
impedance and should be decoupled with minimal parasitic
inductances. This is done by placing the reference decoupling
ceramic capacitor close to, ideally right up against, the REF and
GND pins and connecting them with wide, low impedance traces.
Finally, the power supplies VDD and VIO of the AD7980
should be decoupled with ceramic capacitors, typically 100 nF,
placed close to the AD7980 and connected using short and wide
traces to provide low impedance paths and reduce the effect of
glitches on the power supply lines.
An example of a layout following these rules is shown in
Figure 43 and Figure 44.
EVALUATING THE PERFORMANCE OF THE AD7980
Figure 44. Example Layout of the AD7980 (Bottom Layer)
Other recommended layouts for the AD7980 are outlined
in the documentation of the evaluation board for the AD7980
(EVAL-AD7980-CB). The evaluation board package includes
a fully assembled and tested evaluation board, documentation,
and software for controlling the board from a PC via the
EVAL-CONTROL BRD3.
Rev. B | Page 23 of 28

Related parts for AD7980BRMZ