LTC2220IUP-1#TRPBF Linear Technology, LTC2220IUP-1#TRPBF Datasheet - Page 19

IC ADC 12BIT 185MSPS 64-QFN

LTC2220IUP-1#TRPBF

Manufacturer Part Number
LTC2220IUP-1#TRPBF
Description
IC ADC 12BIT 185MSPS 64-QFN
Manufacturer
Linear Technology
Datasheet

Specifications of LTC2220IUP-1#TRPBF

Number Of Bits
12
Sampling Rate (per Second)
185M
Data Interface
Parallel
Number Of Converters
1
Power Dissipation (max)
1.18W
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-WFQFN, Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC2220IUP-1#TRPBFLTC2220IUP-1#PBF
Manufacturer:
LTINEAR
Quantity:
10 000
Company:
Part Number:
LTC2220IUP-1#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
DIGITAL OUTPUTS
Table 1. Output Codes vs Input Voltage
APPLICATIO S I FOR ATIO
duty cycle. If the clock is turned off for a long period of
time, the duty cycle stabilizer circuit will require one
hundred clock cycles for the PLL to lock onto the input
clock. To use the clock duty cycle stabilizer, the MODE pin
should be connected to 1/3V
resistors.
The lower limit of the LTC2220-1 sample rate is deter-
mined by droop of the sample-and-hold circuits. The
pipelined architecture of this ADC relies on storing analog
signals on small valued capacitors. Junction leakage will
discharge the capacitors. The specified minimum operat-
ing frequency for the LTC2220-1 is 1Msps.
>+1.000000V
<–1.000000V
A
(2V Range)
+0.999512V
+0.999024V
+0.000488V
–0.000488V
–0.000976V
–0.999512V
–1.000000V
0.000000V
IN
Figure 12b. ENC Drive Using a CMOS to PECL Translator
+
– A
IN
MC100LVELT22
Figure 12a. Single-Ended ENC Drive,
Not Recommended for Low Jitter
V
THRESHOLD
OF
1
0
0
0
0
0
0
0
0
1
D0
U
= 1.6V
3.3V
1111 1111 1111
1111 1111 1111
1111 1111 1110
1000 0000 0001
1000 0000 0000
0111 1111 1111
0111 1111 1110
0000 0000 0001
0000 0000 0000
0000 0000 0000
(Offset Binary)
Q0
Q0
0.1µF
D11 – D0
U
130Ω
83Ω
DD
1.6V
3.3V
or 2/3V
ENC
ENC
130Ω
ENC
ENC
83Ω
+
W
LTC2220-1
+
LTC2220-1
22201 F12a
DD
(2’s Complement)
22201 F12b
0111 1111 1111
0111 1111 1111
0111 1111 1110
0000 0000 0001
0000 0000 0000
1111 1111 1111
1111 1111 1110
1000 0000 0001
1000 0000 0000
1000 0000 0000
using external
D11 – D0
U
Digital Output Modes
The LTC2220-1 can operate in several digital output modes:
LVDS, CMOS running at full speed, and CMOS
demultiplexed onto two buses, each of which runs at half
speed. In the demultiplexed CMOS modes the two buses
(referred to as bus A and bus B) can either be updated on
alternate clock cycles (interleaved mode) or simultaneously
(simultaneous mode). For details on the clock timing, refer
to the timing diagrams.
The LVDS pin selects which digital output mode the part
uses. This pin has a four-level logic input which should be
connected to GND, 1/3V
resistor divider can be used to set the 1/3V
logic values. Table 2 shows the logic states for the LVDS
pin.
Table 2. LVDS Pin Function
LVDS
GND
1/3V
2/3V
V
Digital Output Buffers (CMOS Modes)
Figure 13a shows an equivalent circuit for a single output
buffer in the CMOS output mode. Each buffer is powered
by OV
power and ground. The additional N-channel transistor in
the output driver allows operation down to voltages as low
as 0.5V. The internal resistor in series with the output
makes the output appear as 50Ω to external circuitry and
may eliminate the need for external damping resistors.
DD
DD
DD
LATCH
FROM
DATA
DD
OE
Figure 13a. Digital Output Buffer in CMOS Mode
and OGND, which are isolated from the ADC
PREDRIVER
LOGIC
Digital Output Mode
Full-Rate CMOS
Demultiplexed CMOS, Simultaneous Update
Demultiplexed CMOS, Interleaved Update
LVDS
V
DD
DD
V
, 2/3V
DD
DD
LTC2220-1
OV
or V
DD
LTC2220-1
43Ω
22201 F13a
DD
DD
. An external
OV
OGND
DD
or 2/3V
TYPICAL
DATA
OUTPUT
0.5V
TO 3.6V
0.1µF
19
2220_1fa
DD

Related parts for LTC2220IUP-1#TRPBF