AD5324ARM Analog Devices Inc, AD5324ARM Datasheet - Page 15

IC DAC 12BIT QUAD VOUT 10-MSOP

AD5324ARM

Manufacturer Part Number
AD5324ARM
Description
IC DAC 12BIT QUAD VOUT 10-MSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5324ARM

Rohs Status
RoHS non-compliant
Settling Time
6µs
Number Of Bits
12
Data Interface
Serial
Number Of Converters
4
Voltage Supply Source
Single Supply
Power Dissipation (max)
5mW
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
10-MSOP, Micro10™, 10-uMAX, 10-uSOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5324ARMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5324ARMZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD5324ARMZ-REEL7
Quantity:
5 000
Input Shift Register
The input shift register is 16 bits wide. Data is loaded into the
device as a 16-bit word under the control of a serial clock input,
SCLK. See Figure 2 for the timing diagram of this operation. The
16-bit word consists of four control bits followed by 8, 10, or 12
bits of DAC data, depending on the device type. Data is loaded
MSB first (Bit 15) and the first two bits determine whether the
data is for DAC A, DAC B, DAC C, or DAC D. Bit 13 and Bit 12
control the operating mode of the DAC. Bit 13 is PD , and deter-
mines whether the part is in normal or power-down mode. Bit 12 is
LDAC , and controls when DAC registers and outputs are updated.
Table 6. Address Bits
A1
0
0
1
1
Address and Control Bits
PD
LDAC
The AD5324 uses all 12 bits of DAC data; the AD5314 uses 10 bits
and ignores the 2 LSB Bits. The AD5304 uses eight bits and ignores
the last four bits. The data format is straight binary, with all 0s
corresponding to 0 V output and all 1s corresponding to full-scale
output (V
REF
0: All four DACs go into power-down mode, consum-
ing only 200 nA @ 5 V. The DAC outputs enter a high
impedance state.
1: Normal operation.
0: All four DAC registers and, therefore, all DAC outputs
updated simultaneously on completion of the write
sequence.
1: Only addressed input register is updated. There is
no change in the content of the DAC registers.
A0
0
1
0
1
− 1 LSB).
DAC Addressed
DAC A
DAC B
DAC C
DAC D
(MSB)
(MSB)
(MSB)
BIT15
BIT15
BIT15
A1
A1
A1
A0
A0
A0
PD LDAC
PD LDAC
PD LDAC
Figure 32. AD5304 Input Shift Register Contents
Figure 33. AD5314 Input Shift Register Contents
Figure 34. AD5324 Input Shift Register Contents
D11
D7
D9
D10
D8
D6
Rev. F | Page 15 of 24
D5
D9
D7
DATA BITS
D6
D4
D8
DATA BITS
D3
D5
D7
DATA BITS
D4
D2
D6
The SYNC input is a level-triggered input that acts as a frame
synchronization signal and chip enable. Data can be transferred
into the device only while SYNC is low. To start the serial data
transfer, take SYNC low, observing the minimum SYNC to SCLK
falling edge setup time, t
into the device’s input shift register on the falling edges of SCLK
for 16 clock pulses. Any data and clock pulses after the 16
edge of SCLK are ignored because the SCLK and DIN input buffers
are powered down. No further serial data transfer occurs until
SYNC is taken high and low again.
SYNC can be taken high after the falling edge of the 16
pulse, observing the minimum SCLK falling edge to SYNC
rising edge time, t
After the end of the serial data transfer, data automatically
transfers from the input shift register to the input register
of the selected DAC. If SYNC is taken high before the 16
falling edge of SCLK, the data transfer is aborted and the
DAC input registers are not updated.
When data has been transferred into three of the DAC input
registers, all DAC registers and all DAC outputs are simulta-
neously updated by setting LDAC low when writing to the
remaining DAC input register.
Low Power Serial Interface
To reduce the power consumption of the device even further, the
interface fully powers up only when the device is being written
to, that is, on the falling edge of SYNC . As soon as the 16-bit
control word has been written to the part, the SCLK and DIN
input buffers are powered down. They power up again only
following a falling edge of SYNC .
D1
D3
D5
D4
D0
D2
D3
D1
0
D0
D2
0
7
.
D1
X
X
(LSB)
(LSB)
(LSB)
BIT0
BIT0
BIT0
4
D0
X
X
. After SYNC goes low, serial data shifts
AD5304/AD5314/AD5324
th
th
falling
th
SCLK

Related parts for AD5324ARM