CY7C4241-25AXCT Cypress Semiconductor Corp, CY7C4241-25AXCT Datasheet - Page 13

CY7C4241-25AXCT

Manufacturer Part Number
CY7C4241-25AXCT
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4241-25AXCT

Configuration
Dual
Density
32Kb
Access Time (max)
15ns
Word Size
9b
Organization
4Kx9
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Clock Freq (max)
40MHz
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Supply Current
35mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
32
Lead Free Status / Rohs Status
Compliant
Document #: 38-06016 Rev. *C
Switching Waveforms
Programmable Almost Full Flag Timing
Write Programmable Registers
Notes:
25. If a Write is performed on this rising edge of the Write clock, there will be Full – (m – 1) words of the FIFO when PAF goes LOW.
26. PAF offset = m.
27. 64-m words for CY7C4421, 256 – m words in FIFO for CY7C4201, 512 – m words for CY7C4211, 1024 – m words for CY7C4221, 2048 – m words for CY7C4231,
28. t
(if applicable)
WEN2/LD
4096 – m words for CY7C4241, 8192 – m words for CY7C4251.
of RCLK and the rising edge of WCLK is less than t
SKEW2
WEN2
WCLK
WCLK
WEN1
D
REN1,
WEN1
RCLK
REN2
0
PAF
–D
is the minimum time between a rising RCLK edge and a rising WCLK edge for PAF to change during that clock cycle. If the time between the rising edge
8
t
t
CLKH
CLKH
FULL − M+1 WORDS
(continued)
t
CLK
t
t
ENS
ENS
t
IN FIFO
DS
PAE OFFSET
t
t
ENS
ENS
LSB
SKEW2
t
t
ENH
ENH
t
t
CLKL
CLKL
, then PAF may not change state until the next WCLK.
t
ENH
t
DH
Note
PAE OFFSET
26
Note
25
MSB
t
PAF
t
ENS
PAF OFFSET
t
SKEW2
CY7C4421/4201/4211/4221
FULL − M WORDS
LSB
IN FIFO
t
ENS
[28]
CY7C4231/4241/4251
[27]
t
ENH
PAF OFFSET
MSB
t
PAF
Page 13 of 19
[+] Feedback

Related parts for CY7C4241-25AXCT