AD1851R-J Analog Devices Inc, AD1851R-J Datasheet - Page 7

no-image

AD1851R-J

Manufacturer Part Number
AD1851R-J
Description
IC DAC AUDIO FASTSET 16B 16SOIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD1851R-J

Rohs Status
RoHS non-compliant
Settling Time
1.5µs
Number Of Bits
16
Data Interface
Serial
Number Of Converters
1
Voltage Supply Source
Dual ±
Power Dissipation (max)
100mW
Operating Temperature
-25°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.5mm Width)

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1851R-J
Manufacturer:
ADI/亚德诺
Quantity:
20 000
REV. A
AD1851 DIGITAL CIRCUIT CONSIDERATIONS
AD1851 Input Data
Data is transmitted to the AD1851 in a bit stream composed of
16-bit words with a serial, MSB first format. Three signals
must be present to achieve proper operation. They are the
Data, Clock and Latch Enable (LE) signals. Input data bits are
clocked into the input register on the rising edge of the Clock
signal. The LSB is clocked in on the 16th clock pulse. When all
data bits are loaded, a low-going Latch Enable pulse updates
the DAC input. Figure 5 illustrates the general signal require-
ments for data transfer to the AD1851.
Figure 6 illustrates the specific timing requirements that must
be met in order for the data transfer to be accomplished prop-
erly. The input pins of the AD1851 are both TTL and 5 V
CMOS compatible. The input requirements illustrated in Fig-
ures 5 and 6 are compatible with data outputs provided by
popular DSP filter chips used in digital audio playback systems.
The AD1851 input clock can run at a 12.5 MHz rate. This
clock rate will allow data transfer rates for 2 , 4
16
CLOCK
LATCH
CLOCK
LATCH
Figure 6. Timing Relationships of AD1851 Input Signals
DATA
DATA
oversampling reconstructions.
Figure 5. Signal Requirements for AD1851
M
S
B
>15ns
>30ns
>30ns
>80.0ns
>40ns
>30ns
>40ns
>15ns
>15ns
>40ns
or 8
or
S
L
B
–7–
AD1861 DIGITAL CIRCUIT CONSIDERATIONS
AD1861 Input Data
Data is transmitted to the AD1861 in a bit stream composed of
18-bit words with a serial, MSB first format. Three signals
must be present to achieve proper operation. They are the
Data, Clock and Latch Enable (LE) signals. Input data bits are
clocked into the input register on the rising edge of the Clock
signal. The LSB is clocked in on the 18th clock pulse. When all
data bits are loaded, a low-going Latch Enable pulse updates
the DAC input. Figure 7 illustrates the general signal require-
ments for data transfer to the AD1861.
Figure 8 illustrates the specific timing requirements that must
be met in order for the data transfer to be accomplished prop-
erly. The input pins of the AD1861 are both TTL and 5 V
CMOS compatible. The input requirements illustrated in Fig-
ures 7 and 8 are compatible with data outputs provided by
popular DSP filter chips used in digital audio playback systems.
The AD1861 input clock can run at a 13.5 MHz rate. This
clock rate will allow data transfer rates for 2 , 4
16
CLOCK
CLOCK
LATCH
LATCH
Figure 8. Timing Relationships of AD1861 Input Signals
DATA
DATA
oversampling reconstructions.
Figure 7. Signal Requirements for AD1861
M
S
B
>15ns
>30ns
>30ns
>74.1ns
>40ns
>30ns
>40ns
>15ns
AD1851/AD1861
>15ns
>40ns
or 8
or
L
S
B

Related parts for AD1851R-J