ADSP-2171BS-133 Analog Devices Inc, ADSP-2171BS-133 Datasheet - Page 4

no-image

ADSP-2171BS-133

Manufacturer Part Number
ADSP-2171BS-133
Description
IC DSP CONTROLLER 16BIT 128PQFP
Manufacturer
Analog Devices Inc
Series
ADSP-21xxr
Type
Fixed Pointr
Datasheet

Specifications of ADSP-2171BS-133

Rohs Status
RoHS non-compliant
Interface
Host Interface, Serial Port
Clock Rate
33MHz
Non-volatile Memory
External
On-chip Ram
10kB
Voltage - I/o
5.00V
Voltage - Core
5.00V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
Device Core Size
16b
Architecture
Enhanced Harvard
Format
Fixed Point
Clock Freq (max)
33.33MHz
Mips
33
Device Input Clock Speed
33.33MHz
Ram Size
10KB
Program Memory Size
24KB
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
128
Package Type
MQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-2171BS-133
Manufacturer:
AD
Quantity:
20 000
ADSP-2171/ADSP-2172/ADSP-2173
Pin Description
The ADSP-217x is available in 128-lead TQFP and 128-lead
PQFP packages. Table I contains the pin descriptions.
Pin
Group
Name
Address
Data
RESET
IRQ2
BR
BG
BGH
PMS
DMS
BMS
RD
WR
MMAP
CLKIN,
XTAL
CLKOUT
HSEL
HACK
HSIZE
BMODE
HMD0
HMD1
HRD/HRW
HWR/HDS
HD15–0/
HAD15-0
HA2/ALE
HA1–0/
Unused
SPORT0
#
of
Pins Output Function
14
24
1
1
1
1
1
1
1
1
1
1
1
2
1
1
1
1
1
1
1
1
1
16
1
2
5
Table I. ADSP-217x Pin List
Input/
O
I/O
I
I
I
O
O
O
O
O
O
O
I
I
O
I
O
I
I
I
I
I
I/O
I
I
I/O
Serial port 0 I/O pins (TFS0,
Address output for program,
data and boot memory spaces
Data I/O pins for program
and data memories. Input
only for boot memory space,
with two MSBs used as boot
space addresses.
Processor reset input
External interrupt request #2
External bus request input
External bus grant output
External bus grant hang output
External program memory select
External data memory select
Boot memory select
External memory read enable
External memory write enable
Memory map select
External clock or quartz crystal
input
Processor clock output
HIP select input
HIP acknowledge output
8/16 bit host select input
0 = 16-bit; 1 = 8-bit
Boot mode select input
0 = EPROM/data bus; 1 = HIP
Bus strobe select input
0 = RD, WR; 1 = RW, DS
HIP address/data mode select
input 0 = separate; 1 =
multiplexed
HIP read strobe/read/write
select input
HIP write strobe/host data
strobe select input
HIP data/data and address
Host address 2/Address latch
enable input
Host addresses 1 and 0 inputs
RFS0, DT0, DR0, SCLK0)
–4–
SPORT1
IRQ1 (TFS1) 1
IRQ0 (RFS1) 1
SCLK1
FO (DT1)
FI (DR1)
FL2–0
V
GND
PWD
PWDACK
Host Interface Port
The ADSP-217x host interface port is a parallel I/O port that al-
lows for an easy connection to a host processor. Through the
HIP, the ADSP-217x can be used as a memory-mapped periph-
eral to a host computer. The HIP can be thought of as an area
of dual-ported memory, or mailbox registers, that allow commu-
nication between the computational core of the ADSP-217x and
the host computer.
The HIP is completely asynchronous. The host processor can
write data into the HIP while the ADSP-217x is operating at full
speed.
The HIP can be configured with the following pins:
Tying these pins to appropriate values configures the ADSP-
217x for straight-wire interface to a variety of industry-standard
microprocessors and microcomputers.
In 8-bit reads, the ADSP-217x three-states the upper eight bits
of the bus. When the host processor writes an 8-bit value to the
HIP, the upper eight bits are all zeros. For additional informa-
tion refer to the ADSP-2100 Family User’s Manual.
HIP Operation
The HIP contains six data registers (HDR5–0) and two status
registers (HSR7–6) with an associated HMASK register for
masking interrupts from individual HIP data registers. All HIP
data registers are memory-mapped into the internal data
memory of the ADSP-217x. HIP transfers can be managed us-
ing either interrupts or a polling scheme. These registers are
shown in the section “ADSP-217x Registers.”
The HIP allows a software reset to be performed by the host
processor. The internal software reset signal is asserted for five
ADSP-217x processor cycles.
DD
HSIZE configures HIP for 8-bit or 16-bit communication with
BMODE (when MMAP = 0) determines whether the ADSP-
HMD0 configures the bus strobes as separate read and write
HMD1 selects separate address (3-bit) and data (16-bit)
the host processor.
217x boots from the host processor (through the HIP) or ex-
ternal EPROM (through the data bus).
strobes, or a single read/write select and a host data strobe.
buses, or a multiplexed, 16-bit address/data bus with address
latch enable.
or
1
1
5
1
1
3
6
11
1
I/O
I
I
O
O
I
O
I
O
Serial port 1 I/O pins
External interrupt request #1
Powerdown acknowledge pin
External interrupt request #0
Programmable clock output
Flag Output pin
Flag Input pin
General purpose flag output
pins
Power supply pins
Ground pins
Powerdown pin
REV. A

Related parts for ADSP-2171BS-133