EP1K30TC144-2 Altera, EP1K30TC144-2 Datasheet - Page 51

IC ACEX 1K FPGA 30K 144-TQFP

EP1K30TC144-2

Manufacturer Part Number
EP1K30TC144-2
Description
IC ACEX 1K FPGA 30K 144-TQFP
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K30TC144-2

Number Of Logic Elements/cells
1728
Number Of Labs/clbs
216
Total Ram Bits
24576
Number Of I /o
102
Number Of Gates
119000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
144-TQFP, 144-VQFP
Family Name
ACEX™ 1K
Number Of Usable Gates
30000
Number Of Logic Blocks/elements
1728
# I/os (max)
102
Frequency (max)
200MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
2.5V
Logic Cells
1728
Ram Bits
24576
Device System Gates
119000
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
2.625V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1066

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K30TC144-2
Manufacturer:
ALTERA
Quantity:
1 831
Part Number:
EP1K30TC144-2
Manufacturer:
ALTERA
Quantity:
155
Part Number:
EP1K30TC144-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K30TC144-2
Manufacturer:
XILINX
0
Part Number:
EP1K30TC144-2
Manufacturer:
ALTERA
0
Part Number:
EP1K30TC144-2
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP1K30TC144-2
Quantity:
520
Part Number:
EP1K30TC144-2N
Manufacturer:
ALTERA
Quantity:
1 500
Part Number:
EP1K30TC144-2N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1K30TC144-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K30TC144-2N
Manufacturer:
ALTERA
0
Altera Corporation
Figure 24. ACEX 1K Device Timing Model
Figure 25. ACEX 1K Device LE Timing Model
Clock/Input
Dedicated
Control-In
Data-In
Carry-In
Figure 24
to and from the various elements of the ACEX 1K device.
Figures 25
and functions within the LE, IOE, EAB, and bidirectional timing models.
Packed Register
Register Control
Carry Chain
t
t
t
t
t
t
t
t
t
LUT Delay
PACKED
LUT
RLUT
CLUT
C
EN
CGEN
CGENR
CICO
shows the overall timing model, which maps the possible paths
Delay
Delay
Delay
through
t
Element
Cascade-In
LABCARRY
Carry-Out
Logic
ACEX 1K Programmable Logic Device Family Data Sheet
28
show the delays that correspond to various paths
Interconnect
Cascade-Out
t
LABCASC
t
CASC
Embedded Array
Block
Register
Delays
t
t
t
t
t
t
COMB
H
PRE
CLR
CO
SU
Data-Out
I/O Element
51
13

Related parts for EP1K30TC144-2