EPF81500AQC240-2 Altera, EPF81500AQC240-2 Datasheet - Page 15

IC FLEX 8000A FPGA 16K 240-PQFP

EPF81500AQC240-2

Manufacturer Part Number
EPF81500AQC240-2
Description
IC FLEX 8000A FPGA 16K 240-PQFP
Manufacturer
Altera
Series
FLEX 8000r
Datasheet

Specifications of EPF81500AQC240-2

Number Of Logic Elements/cells
1296
Number Of Labs/clbs
162
Number Of I /o
181
Number Of Gates
16000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Family Name
FLEX 8000
Number Of Usable Gates
16000
Number Of Logic Blocks/elements
1296
# Registers
1500
# I/os (max)
181
Frequency (max)
125MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
5V
Logic Cells
1296
Ram Bits
8
Device System Gates
16000
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
240
Package Type
PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Total Ram Bits
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2249

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF81500AQC240-2
Manufacturer:
ALTERA
Quantity:
135
Part Number:
EPF81500AQC240-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF81500AQC240-2
Manufacturer:
ALTERA
0
Part Number:
EPF81500AQC240-2
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF81500AQC240-2N
Manufacturer:
ALTERA
0
Part Number:
EPF81500AQC240-2U
Manufacturer:
ALTERA
0
FLEX 8000 Programmable Logic Device Family Data Sheet
Asynchronous Clear
A register is cleared by one of the two LABCTRL signals. When the CLRn
port receives a low signal, the register is set to zero.
Asynchronous Preset
An asynchronous preset is implemented as either an asynchronous load
or an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRLl
asynchronously loads a 1 into the register. Alternatively, the
MAX+PLUS II software can provide preset control by using the clear and
inverting the input and output of the register. Inversion control is
available for the inputs to both LEs and IOEs. Therefore, if a register is
preset by only one of the two LABCTRL signals, the DATA3 input is not
needed and can be used for one of the LE operating modes.
Asynchronous Clear & Preset
When implementing asynchronous clear and preset, LABCTRL1 controls
the preset and LABCTRL2 controls the clear. The DATA3 input is tied to VCC;
3
therefore, asserting LABCTRL1 asynchronously loads a 1 into the register,
effectively presetting the register. Asserting LABCTRL2 clears the register.
Asynchronous Load with Clear
When implementing an asynchronous load with the clear, LABCTRL1
implements the asynchronous load of DATA3 by controlling the register
preset and clear. LABCTRL2 implements the clear by controlling the
register clear.
Asynchronous Load with Preset
When implementing an asynchronous load in conjunction with a preset,
the MAX+PLUS II software provides preset control by using the clear and
inverting the input and output of the register. Asserting LABCTRL2 clears
the register, while asserting LABCTRL1 loads the register. The
MAX+PLUS II software inverts the signal that drives the DATA3 signal to
account for the inversion of the register’s output.
Asynchronous Load without Clear or Preset
When implementing an asynchronous load without the clear or preset,
LABCTRL1 implements the asynchronous load of DATA3 by controlling the
register preset and clear.
Altera Corporation
15

Related parts for EPF81500AQC240-2