EP2C50F484C6 Altera, EP2C50F484C6 Datasheet - Page 97

IC CYCLONE II FPGA 50K 484-FBGA

EP2C50F484C6

Manufacturer Part Number
EP2C50F484C6
Description
IC CYCLONE II FPGA 50K 484-FBGA
Manufacturer
Altera
Series
Cyclone® IIr
Datasheet

Specifications of EP2C50F484C6

Number Of Logic Elements/cells
50528
Number Of Labs/clbs
3158
Total Ram Bits
594432
Number Of I /o
294
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-2116

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2C50F484C6
Manufacturer:
ALTERA30
Quantity:
306
Part Number:
EP2C50F484C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C50F484C6
Manufacturer:
ALTERA
0
Part Number:
EP2C50F484C6
Quantity:
180
Company:
Part Number:
EP2C50F484C6
Quantity:
300
Part Number:
EP2C50F484C6N
Manufacturer:
ALTERA
Quantity:
9
Part Number:
EP2C50F484C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C50F484C6N
Manufacturer:
ALTERA
0
Part Number:
EP2C50F484C6N
0
Altera Corporation
February 2008
Notes to
(1)
(2)
1.5-V HSTL class I
1.5V HSTL class II
Table 5–7. DC Characteristics of User I/O Pins Using Single-Ended Standards
I/O Standard
The values in this table are based on the conditions listed in
This specification is supported across all the programmable drive settings available as shown in the
Architecture
Table
5–7:
chapter of the Cyclone II Device Handbook.
I
OL
16
(mA)
Differential I/O Standards
The RSDS and mini-LVDS I/O standards are only supported on output
pins. The LVDS I/O standard is supported on both receiver input pins
and transmitter output pins.
1
Figure 5–1
standards (LVDS, LVPECL, differential 1.5-V HSTL class I and II,
differential 1.8-V HSTL class I and II, differential SSTL-2 class I and II, and
differential SSTL-18 class I and II).
8
Test Conditions
For more information on how these differential I/O standards
are implemented, refer to the
Cyclone II Devices
shows the receiver input waveforms for all differential I/O
I
OH
–16
–8
(mA)
chapter of the Cyclone II Device Handbook.
Tables 5–2
Maximum V
DC Characteristics and Timing Specifications
0.4
0.4
Cyclone II Device Handbook, Volume 1
and 5–6.
High-Speed Differential Interfaces in
Voltage Thresholds
OL
(V)
Notes
(1),
Minimum V
V
V
(2)
C C I O
C C I O
(Part 2 of 2)
Cyclone II
– 0.4
– 0.4
OH
(V)
5–7

Related parts for EP2C50F484C6