XC4VLX40-10FFG1148C Xilinx Inc, XC4VLX40-10FFG1148C Datasheet - Page 37

IC FPGA VIRTEX-4 40K 1148-FBGA

XC4VLX40-10FFG1148C

Manufacturer Part Number
XC4VLX40-10FFG1148C
Description
IC FPGA VIRTEX-4 40K 1148-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VLX40-10FFG1148C

Total Ram Bits
1769472
Number Of Logic Elements/cells
41472
Number Of Labs/clbs
4608
Number Of I /o
640
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1148-BBGA, FCBGA
No. Of Logic Blocks
4608
No. Of Macrocells
41472
Family Type
Virtex-4
No. Of Speed Grades
10
No. Of I/o's
640
Clock Management
DCM
Core Supply
RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1491

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VLX40-10FFG1148C
Manufacturer:
XILINX
Quantity:
1 238
Part Number:
XC4VLX40-10FFG1148C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VLX40-10FFG1148C
Manufacturer:
XILINX
0
Part Number:
XC4VLX40-10FFG1148C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC4VLX40-10FFG1148C
0
Table 43: Configuration Switching Characteristics (Continued)
DS302 (v3.7) September 9, 2009
Product Specification
Notes:
1.
2.
Boundary-Scan Port Timing Specifications
Dynamic Reconfiguration Port (DRP) for DCM
T
T
T
F
F
CLKIN_FREQ_DLL_HF_MS_MAX
T
T
T
T
T
T
T
do not apply to the BUFGMUX_VIRTEX4 primitive that assures glitch-free operation. The other global clock setup and hold times are optional; only
needing to be satisfied if device operation requires simulation matches on a cycle-for-cycle basis when switching between clocks.
DO holds until the next DRP operation.
TAPTCK
TCKTAP
TCKTDO
TCK
TCKB
DMCCK_DADDR
DMCCK_DI
DMCCK_DEN
DMCCK_DWE
DMCKO_DO
DMCKO_DRDY
BCCCK_CE
/T
and T
DMCKC_DI
/T
/T
Symbol
DMCKC_DEN
DMCKC_DWE
/T
BCCKC_CE
DMCKC_DADDR
must be satisfied to assure glitch-free operation of the global clock when switching between clocks. These parameters
TMS and TDI Setup time before TCK
TMS and TDI Hold time after TCK
TCK falling edge to TDO output valid
Maximum configuration TCK clock
frequency
Maximum Boundary-Scan TCK clock
frequency
Maximum frequency for DCLK
DADDR Setup/Hold time
DI Setup/Hold time
DEN Setup/Hold time
DWE Setup/Hold time
CLK to out of DO
CLK to out of DRDY
www.xilinx.com
Description
Virtex-4 FPGA Data Sheet: DC and Switching Characteristics
(2)
0.54
0.00
0.54
0.00
0.58
0.00
0.58
0.00
0.68
-12
500
1.0
2.0
6.0
66
50
0
Speed Grade
0.63
0.00
0.63
0.00
0.58
0.00
0.58
0.00
0.80
-11
450
1.0
2.0
6.0
66
50
0
0.72
0.00
0.72
0.00
0.58
0.00
0.58
0.00
0.92
-10
400
1.0
2.0
6.0
66
50
0
MHz, Max
MHz, Max
MHz, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Min
ns, Min
Units
37

Related parts for XC4VLX40-10FFG1148C