EP3C40F484I7N Altera, EP3C40F484I7N Datasheet - Page 54

IC CYCLONE III FPGA 40K 484 FBGA

EP3C40F484I7N

Manufacturer Part Number
EP3C40F484I7N
Description
IC CYCLONE III FPGA 40K 484 FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C40F484I7N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1161216
Number Of I /o
331
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2548

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C40F484I7N
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
EP3C40F484I7N
Manufacturer:
ALTERA51
Quantity:
121
Part Number:
EP3C40F484I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F484I7N
Manufacturer:
HIT
Quantity:
40
Part Number:
EP3C40F484I7N
Manufacturer:
Altera
Quantity:
12
Part Number:
EP3C40F484I7N
Manufacturer:
ALTERA
Quantity:
9
Part Number:
EP3C40F484I7N
Manufacturer:
XILINX
0
Part Number:
EP3C40F484I7N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP3C40F484I7N
0
Page 54
Power Analysis
Simulation
f
f
f
The Compilation Time Advisor provides guidance in making settings that reduce
your design compilation time. On the Tools menu, point to Advisors, and click
Compilation Time Advisor. Using some of these techniques to reduce compilation
time can reduce the overall quality of results (QoR).
For more suggestions, refer to the
the Quartus II Handbook.
When your design is completed, use Quartus II PowerPlay Power Analyzer to
calculate the power consumption of your design to ensure that the thermal and power
supply budgets are not violated. You must successfully compile your design to use
the PowerPlay Power Analyzer. Information about the design resources, placement
and routing and I/O standard assigned to each I/O pin allow PowerPlay Power
Analyzer to provide accurate power estimation.
To run power analysis, from the Processing menu, click PowerPlay Power Analyzer
Tool. You must specify the source of input data and operating conditions.
The input data can derive from either signal activity data from simulation results or a
user-defined default toggle rate and vectorless estimation. The signal activities used
for the analysis must be representative of the actual operating behavior over realistic
time period. For the most accurate power estimation, use gate-level simulation results
with a Value Change Dump (.vcd) output file from the Quartus II Simulator or a
third-party simulation tool. Use the recommended simulator settings (such as glitch
filtering) to ensure good results.
The operating conditions, including core voltage, device power characteristic,
ambient and junction temperature, cooling solution and board thermal model can be
set in the Operating Settings and Conditions page in the Settings dialog box.
The PowerPlay Power Analyzer tool calculates the core and I/O dynamic power,
static power and current consumed from the power supplies. The tool also provides a
summary of the signal activities used for analysis and a confidence metric of the data
sources for the signal activities.
For more information about Signal Activity files (SAFs) and how to create them, refer
to the
For more information about the PowerPlay Power Analyzer tool, refer to the
PowerPlay Power Analysis
Perform simulation to verify your design works correctly. For designs that consist of
multiple modules, simulation ensures that each module is functionally working
before being combined together. Debugging your design at lower level saves you
debugging time. You can monitor pins or registered signals through simulation.
1
Quartus II Simulator
Note that the report is a power estimate based on the data provided, and is
not a power specification. Always refer to the data sheet for your device.
chapter in volume 3 of the Quartus II Handbook.
chapter in volume 3 of the Quartus II Handbook.
Area and Timing Optimization
© November 2008 Altera Corporation
chapter in volume 2 of
Verification

Related parts for EP3C40F484I7N