EP20K160EFC484-1 Altera, EP20K160EFC484-1 Datasheet - Page 38

IC APEX 20KE FPGA 160K 484-FBGA

EP20K160EFC484-1

Manufacturer Part Number
EP20K160EFC484-1
Description
IC APEX 20KE FPGA 160K 484-FBGA
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K160EFC484-1

Number Of Logic Elements/cells
6400
Number Of Labs/clbs
640
Total Ram Bits
81920
Number Of I /o
316
Number Of Gates
404000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K160EFC484-1
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K160EFC484-1
Manufacturer:
ALTERA
0
Part Number:
EP20K160EFC484-1N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K160EFC484-1N
Manufacturer:
ALTERA
0
Part Number:
EP20K160EFC484-1N
Manufacturer:
ALTERA
Quantity:
400
Part Number:
EP20K160EFC484-1N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP20K160EFC484-1X
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
38
Table 10
options in the Quartus II software.
The Quartus II software compiler can program these delays automatically
to minimize setup time while providing a zero hold time.
how fast bidirectional I/Os are implemented in APEX 20K devices.
The register in the APEX 20K IOE can be programmed to power-up high
or low after configuration is complete. If it is programmed to power-up
low, an asynchronous clear can control the register. If it is programmed to
power-up high, the register cannot be asynchronously cleared or preset.
This feature is useful for cases where the APEX 20K device controls an
active-low input or another device; it prevents inadvertent activation of
the input upon power-up.
Input pin to core delay
Input pin to input register delay
Core to output register delay
Output register t
Table 10. APEX 20K Programmable Delay Chains
Programmable Delays
describes the APEX 20K programmable delays and their logic
CO
delay
Decrease input delay to internal cells
Decrease input delay to input register
Decrease input delay to output register
Increase delay to output pin
Quartus II Logic Option
Altera Corporation
Figure 25
shows

Related parts for EP20K160EFC484-1