EP1SGX25DF1020C7 Altera, EP1SGX25DF1020C7 Datasheet - Page 172

no-image

EP1SGX25DF1020C7

Manufacturer Part Number
EP1SGX25DF1020C7
Description
IC STRATIX GX FPGA 25K 1020-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF1020C7

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
607
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF1020C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF1020C7
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25DF1020C7
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP1SGX25DF1020C7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1SGX25DF1020C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF1020C7N
Manufacturer:
ALTERA
0
I/O Structure
Figure 4–66. Stratix GX IOE in DDR Output I/O Configuration
Notes to
(1)
(2)
4–106
Stratix GX Device Handbook, Volume 1
Column or Row
Interconnect
All input signals to the IOE can be inverted at the IOE.
The tristate is by default active high. It can, however, be designed to be active low.
I/O Interconnect
Figure
[15..0]
IOE_CLK[7..0]
4–66:
clkout
aclr/prn
sclr
Chip-Wide Reset
Register Delay
Register Delay
Logic Array
Enable Delay
Enable Delay
Enable Clock
Output Clock
Logic Array
to Output
to Output
Output
Output Register
Output Register
OE Register
OE Register
ENA
CLRN/PRN
CLRN/PRN
CLRN/PRN
CLRN/PRN
D
ENA
D
ENA
D
ENA
D
Q
Q
Q
Q
Notes
Drive Strength Control
Used for
DDR SDRAM
Pin Delay
Output
Open-Drain Output
(1),
Slew Control
(2)
clk
t
ZX
Output
Delay
OE Register
t
CO
Delay
V
CCIO
Altera Corporation
V
CCIO
Optional
PCI Clamp
February 2005
Bus-Hold
Circuit
Programmable
Pull-Up
Resistor

Related parts for EP1SGX25DF1020C7