EP1SGX25DF1020C7 Altera, EP1SGX25DF1020C7 Datasheet - Page 43

no-image

EP1SGX25DF1020C7

Manufacturer Part Number
EP1SGX25DF1020C7
Description
IC STRATIX GX FPGA 25K 1020-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF1020C7

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
607
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF1020C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF1020C7
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25DF1020C7
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP1SGX25DF1020C7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1SGX25DF1020C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF1020C7N
Manufacturer:
ALTERA
0
Altera Corporation
June 2006
The receiver PLL can also drive the fast regional, regional clocks, and
local routing adjacent to the associated transceiver block.
through
used by the recovered clock.
In the EP1SGX25 device, the receiver PLL recovered clocks from
transceiver blocks 0 and 1 drive RCLK[1..0] while transceiver blocks 2
and 3 drive RCLK[7..6]. The regional clocks feed logic in their
associated regions.
Figure 2–28. EP1SGX25 Receiver PLL Recovered Clock to Regional Clock
Connection
In addition, the receiver PLL’s recovered clocks can drive fast regional
lines (FCLK) as shown
in their associated regions.
2–31
show which fast regional and regional clock resource can be
Figure
2–29. The fast regional clocks can feed logic
PLD
Stratix GX Device Handbook, Volume 1
RCLK[11..10]
RCLK[9..8]
Transceiver Blocks
Stratix GX Transceivers
Stratix GX
Block 0
Block 1
Block 2
Block 3
Figures 2–28
2–33

Related parts for EP1SGX25DF1020C7