EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 638

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
1–194
Figure 1–158. Reverse Serial Pre-CDR Loopback Datapath
Stratix IV Device Handbook Volume 2: Transceivers
FPGA
Fabric
RX Phase
Compen-
sation
FIFO
Reverse Serial Pre-CDR Loopback
The reverse serial pre-CDR loopback is available as a subprotocol under Basic
functional mode. In reverse serial pre-CDR loopback, the data received through the
rx_datain port is looped back to the tx_dataout port before the receiver CDR. The
received data is also available to the FPGA logic.
channel datapath for reverse serial pre-CDR loopback mode. The active block of the
transmitter channel is only the transmitter buffer. You can change the output
differential voltage on the transmitter buffer through the ALTGX MegaWizard
Plug-In Manager. The pre-emphasis settings for the transmitter buffer cannot be
changed in this configuration.
PCIe Reverse Parallel Loopback
PCIe reverse parallel loopback is only available in PCIe functional mode for Gen1 and
Gen2 data rates. As shown in
receiver CDR, deserializer, word aligner, and rate matching FIFO buffer. It is then
looped back to the transmitter serializer and transmitted out through the tx_dataout
port. The received data is also available to the FPGA fabric through the rx_dataout
port. This loopback mode is compliant with the PCIe specification 2.0. To enable this
loopback mode, assert the tx_detectrxloopback port.
Ordering
Byte
Serializer
Byte
De-
Decoder
8B/10B
Figure
Transmitter Channel PCS
Receiver Channel PCS
1–159, the received serial data passes through the
Chapter 1: Transceiver Architecture in Stratix IV Devices
Aligner
Word
Figure 1–158
Serializer
Receiver Channel PMA
De-
February 2011 Altera Corporation
Transmitter Channel PMA
shows the transceiver
Serializer
Transceiver Block Architecture
Receiver
CDR
Loopback
Pre-CDR
Reverse
Serial

Related parts for EP4SGX360FH29C3N