XC5VSX50T-1FFG665C Xilinx Inc, XC5VSX50T-1FFG665C Datasheet - Page 99

IC FPGA VIRTEX-5 50K 665-FCBGA

XC5VSX50T-1FFG665C

Manufacturer Part Number
XC5VSX50T-1FFG665C
Description
IC FPGA VIRTEX-5 50K 665-FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr

Specifications of XC5VSX50T-1FFG665C

Total Ram Bits
4866048
Number Of Logic Elements/cells
52224
Number Of Labs/clbs
4080
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
665-BBGA, FCBGA
No. Of Logic Blocks
8160
No. Of Gates
50000
Family Type
Virtex-5 SXT
No. Of Speed Grades
1
No. Of I/o's
360
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML506-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1568

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XILINX
Quantity:
4
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XILINX
0
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XILINX
Quantity:
60
Part Number:
XC5VSX50T-1FFG665C
0
Company:
Part Number:
XC5VSX50T-1FFG665C
Quantity:
160
Part Number:
XC5VSX50T-1FFG665CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Table 3-4: PLL Attributes (Continued)
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
DIVCLK_DIVIDE
CLKFBOUT_PHASE
REF_JITTER
CLKIN1_PERIOD
CLKIN2_PERIOD
CLKOUT[0:5]_
DESKEW_ADJUST
RESET_ON_LOSS
_OF_LOCK
Attribute
Integer
String
String
Type
Real
Real
Real
Real
Allowed Values
1.408 to 52.630
1.408 to 52.630
0.000 to 0.999
PPC or None
0.0 to 360.0
FALSE
1 to 52
www.xilinx.com
Default
FALSE
None
0.100
0.000
0.000
0.0
1
Specifies the division ratio for all
output clocks with respect to the
input clock.
Specifies the phase offset in
degrees of the clock feedback
output. Shifting the feedback clock
results in a negative phase shift of
all output clocks to the PLL.
Allows specification of the
expected jitter on the reference
clock in order to better optimize
PLL performance. A bandwidth
setting of OPTIMIZED will
attempt to choose the best
parameter for input clocking
when unknown. If known, then
the value provided should be
specified in terms of the UI
percentage (the maximum peak to
peak value) of the expected jitter
on the input clock.
Specifies the input period in ns to
the PLL CLKIN1 input. Resolution
is down to the ps. This information
is mandatory and must be
supplied.
Specifies the input period in ns to
the PLL CLKIN2 input. Resolution
is down to the ps. This information
is mandatory and must be
supplied.
Fixed delay used when the PLL is
used in a PPC440 system.
See UG200: Embedded Processor
Block in Virtex-5 FPGAs Reference
Guide for details.
Must be set to FALSE, not
supported in silicon.
General Usage Description
Description
99

Related parts for XC5VSX50T-1FFG665C