XC5VLX50T-2FF665I Xilinx Inc, XC5VLX50T-2FF665I Datasheet - Page 109

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FF665I

Manufacturer Part Number
XC5VLX50T-2FF665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FF665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FF665I
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VLX50T-2FF665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FF665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FF665I
Quantity:
3 023
Application Guidelines
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
PLL to PLL Connection
f
OUTPLL2
The PLL can be cascaded to allow generation of a greater range of clock frequencies. The
frequency range restrictions still apply.
final output frequency and the input frequency and counter settings of the two PLLs
(Figure
input clock is undefined.To cascade PLLs, route the output of the first PLL to a BUFG and
then to the CLKIN pin of the second PLL. This path provides the lowest device jitter.
X-Ref Target - Figure 3-15
This section summarizes when to select a DCM over a PLL, or a PLL over a DCM.
Virtex-5 FPGA PLLs support up to six independent outputs. Designs using several
different outputs should use PLLs. An example of designs using several different outputs
follows. The PLL is an ideal solution for this type of application because it can generate a
configurable set of outputs over a wide range while the DCM has a fixed number of
predetermined outputs based off the reference clock. When the application requires a fine
phase shift or a dynamic variable phase shift, a DCM could be a better solution.
=
IBUFG
3-15.) The phase relationship between the output clock of the second PLL and the
f
OUTPLL1
CLKIN1
CLKFBIN
RST
PLL
--------------------------------------- -
D
PLL2
M
CLKFBOUT
PLL2
×
CLKOUT0
CLKOUT1
CLKOUT2
CLKOUT3
CLKOUT4
CLKOUT5
www.xilinx.com
Figure 3-15: Cascading Two PLLs
O
PLL2
=
f
IN
Equation 3-9
--------------------------------------- -
D
BUFG
PLL1
M
PLL1
×
O
CLKIN1
CLKFBIN
RST
PLL1
PLL
shows the relationship between the
×
CLKFBOUT
--------------------------------------- -
D
CLKOUT0
CLKOUT1
CLKOUT2
CLKOUT3
CLKOUT4
CLKOUT5
PLL2
M
PLL2
Application Guidelines
×
O
PLL2
BUFG
Equation 3-9
ug190_3_16_032506
To Logic
109

Related parts for XC5VLX50T-2FF665I