XC5VLX50T-2FF665I Xilinx Inc, XC5VLX50T-2FF665I Datasheet - Page 94

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FF665I

Manufacturer Part Number
XC5VLX50T-2FF665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FF665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FF665I
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VLX50T-2FF665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FF665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FF665I
Quantity:
3 023
Chapter 3: Phase-Locked Loops (PLLs)
94
Jitter Filter
Limitations
VCO Operating Range
Minimum and Maximum Input Frequency
Duty Cycle Programmability
PLL outputs are programmed to provide a 533 MHz PowerPC® processor clock, a
266 MHz PowerPC processor gasket clock, a 178 MHz clock, a 133 MHz memory interface
clock, a 66 MHz PCI™ clock, and a 33 MHz PCI clock. In this example, there are no
required phase relationships between the reference clock and the output clocks, but there
are required relationships between the output clocks.
X-Ref Target - Figure 3-5
PLLs always reduce the jitter inherent on a reference clock. The PLL can be instantiated as
a standalone function to simply support filtering jitter from an external clock before it is
driven into the another block (including the DCM). As a jitter filter, it is usually assumed
that the PLL acts as a buffer and regenerates the input frequency on the output (e.g.,
F
PLL attribute BANDWIDTH set to Low. Setting the BANDWIDTH to Low can incur an
increase in the static offset of the PLL.
The PLL has some restrictions that must be adhered to. These are summarized in the PLL
electrical specification in the Virtex-5 FPGA Data Sheet. In general, the major limitations are
VCO operation range, input frequency, duty cycle programmability, and phase shift.
The minimum and maximum VCO operating frequencies are defined in the electrical
specification of the Virtex-5 FPGA Data Sheet. These values can also be extracted from the
speed specification.
The minimum and maximum CLKIN input frequency are defined in the electrical
specification of the Virtex-5 FPGA Data Sheet.
Only discrete duty cycles are possible given a VCO operating frequency. The counter
settings to determine the output duty cycle is further discussed under
IN
Reference
= 100 MHz, F
33 MHz
Clock
OUT
Figure 3-5: PLL as a Frequency Synthesizer
= 100 MHz). In general, greater jitter filtering is possible by using the
www.xilinx.com
D = 1
PFD, CP,
LF, VCO
M = 16
D0 = 1
D0 = 2
D0 = 3
D0 = 4
D0 = 8
D = 16
PowerPC Processor Core
PowerPC Processor Gasket
CLB/Fabric
Memory Interface
PCI-66
PCI-33
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Counter
UG190_3_05_111808
Control.

Related parts for XC5VLX50T-2FF665I