CY7C68013-100AC Cypress Semiconductor Corp, CY7C68013-100AC Datasheet - Page 5

IC MCU USB PERIPH HI SPD 100LQFP

CY7C68013-100AC

Manufacturer Part Number
CY7C68013-100AC
Description
IC MCU USB PERIPH HI SPD 100LQFP
Manufacturer
Cypress Semiconductor Corp
Series
EZ-USB FX2LP™r
Datasheet

Specifications of CY7C68013-100AC

Applications
USB Microcontroller
Core Processor
8051
Program Memory Type
ROMless
Controller Series
CY7C680xx
Ram Size
16K x 8
Interface
I²C, USB, USART
Number Of I /o
40
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
Q1802289

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68013-100AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C68013-100AC
Manufacturer:
CYPRESS
Quantity:
2 280
Part Number:
CY7C68013-100AC
Manufacturer:
CYPRESS
Quantity:
2 524
Part Number:
CY7C68013-100AC
Manufacturer:
CIY
Quantity:
20 000
Company:
Part Number:
CY7C68013-100AC
Quantity:
45
Company:
Part Number:
CY7C68013-100AC
Quantity:
2 880
CY7C68013
LIST OF TABLES
Table 3-1. Special Function Registers .................................................................................................... 9
Table 3-2. Default ID Values for FX2 ...................................................................................................... 9
Table 3-3. INT2 USB Interrupts ............................................................................................................ 10
Table 3-4. Individual FIFO/GPIF Interrupt Sources .............................................................................. 11
Table 3-5. Default Full-Speed Alternate Settings ................................................................................. 15
Table 3-6. Default High-Speed Alternate Settings ................................................................................ 16
Table 3-7. Strap Boot EEPROM Address Lines to These Values ........................................................ 18
Table 4-1. FX2 Pin Descriptions ........................................................................................................... 24
Table 5-1. FX2 Register Summary ....................................................................................................... 31
Table 8-1. DC Characteristics ............................................................................................................... 37
Table 9-1. Program Memory Read Parameters .................................................................................... 38
Table 9-2. Data Memory Read Parameters .......................................................................................... 39
Table 9-3. Data Memory Write Parameters .......................................................................................... 40
Table 9-4. GPIF Synchronous Signals Parameters with Internally Sourced IFCLK ............................. 41
Table 9-5. GPIF Synchronous Signals Parameters with Externally Sourced IFCLK ............................ 41
Table 9-6. Slave FIFO Synchronous Read Parameters with Internally Sourced IFCLK ....................... 42
Table 9-7. Slave FIFO Synchronous Read Parameters with Externally Sourced IFCLK ..................... 42
Table 9-8. Slave FIFO Asynchronous Read Parameters ..................................................................... 43
Table 9-9. Slave FIFO Synchronous Write Parameters with Internally Sourced IFCLK ....................... 43
Table 9-10. Slave FIFO Synchronous Write Parameters with Externally Sourced IFCLK .................... 44
Table 9-11. Slave FIFO Asynchronous Write Parameters with Internally Sourced IFCLK ................... 44
Table 9-12. Slave FIFO Synchronous Packet End Strobe Parameters with Internally Sourced IFCLK 44
Table 9-13. Slave FIFO Synchronous Packet End Strobe Parameters with Externally Sourced IFCLK 45
Table 9-14. Slave FIFO Asynchronous Packet End Strobe Parameters .............................................. 45
Table 9-15. Slave FIFO Output Enable Parameters ............................................................................. 45
Table 9-16. Slave FIFO Address to Flags/Data Parameters ................................................................ 46
Table 9-17. Slave FIFO Synchronous Address Parameters ................................................................. 46
Table 9-18. Slave FIFO Asynchronous Address Parameters ............................................................... 46
Table 10-1. Ordering Information .......................................................................................................... 46
Document #: 38-08012 Rev. *C
Page 5 of 52

Related parts for CY7C68013-100AC