MC68340AG16VE Freescale Semiconductor, MC68340AG16VE Datasheet - Page 315

no-image

MC68340AG16VE

Manufacturer Part Number
MC68340AG16VE
Description
IC MPU 32BIT 16MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68340AG16VE

Processor Type
M683xx 32-Bit
Speed
16MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
144-LQFP
Controller Family/series
68K
Core Size
32 Bit
No. Of I/o's
16
Cpu Speed
16MHz
No. Of Timers
2
Embedded Interface Type
UART
Digital Ic Case Style
LQFP
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68340AG16VE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
STP—Stop Mode Bit
FRZ1–FRZ0—Freeze
ICCS—Input Capture Clock Select
7-20
These bits determine the action taken when the FREEZE signal is asserted on the IMB
when the CPU32 has entered background debug mode. Table 7-1 lists the action taken
for each combination of bits.
If FREEZE is asserted, channel A and channel B freeze independently of each other.
The transmitter and receiver freeze at character boundaries. The transmitter does not
freeze in the send break mode. Communications can be lost if the channel is not
programmed to support flow control. See Section 5 CPU32 for more information on
FREEZE.
1 = The serial module will be disabled. Setting the STP bit stops all clocks within the
0 = The serial module is enabled and will operate in normal mode. When STP = 0,
1 = Selects SCLK as the clear-to-send input capture clock for both channels. Clear-
0 = The crystal clock is the clear-to-send input capture clock for both channels.
serial module (including the crystal or external clock and SCLK), except for the
clock from the IMB. The clock from the IMB remains active to allow CPU32
access to the MCR. The clock stops on the low phase of the clock and remains
stopped until the STP bit is cleared by the CPU32 or a hardware reset. Accesses
to serial module registers while in stop mode produce a bus error. The serial
module should be disabled in a known state prior to setting the STP bit;
otherwise, unpredictable results may occur. The STP bit should be set prior to
executing the LPSTOP instruction to reduce overall power consumption.
make sure the external crystal is stable (XTAL_RDY bit (bit 3) of the interrupt
status register (ISR) is zero) before continuing.
to-send operation is enabled by setting bit 4 in MR2. The data is captured on the
CTS pins on the rising edge of the clock.
The serial module should be disabled (i.e., the STP bit in the
MCR is set) before executing the LPSTOP instruction to obtain
the lowest power consumption. The X1/X2 oscillator will
continue to run during LPSTOP if STP = 0.
Freescale Semiconductor, Inc.
FRZ1
For More Information On This Product,
0
0
1
1
Table 7-1. FRZx Control Bits
MC68340 USER’S MANUAL
FRZ0
Go to: www.freescale.com
0
1
0
1
Ignore FREEZE
Reserved (FREEZE Ignored)
Freeze on Character Boundary
Freeze on Character Boundary
NOTE
Action
MOTOROLA

Related parts for MC68340AG16VE