MC68LC040RC40A Freescale Semiconductor, MC68LC040RC40A Datasheet - Page 294

no-image

MC68LC040RC40A

Manufacturer Part Number
MC68LC040RC40A
Description
IC MPU 32BIT 40MHZ 179-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68LC040RC40A

Processor Type
M680x0 32-Bit
Speed
40MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
179-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
10.1 OVERVIEW
Refer to Section 2 Integer Unit for information on the integer unit pipeline. The <ea>
fetch timing is not listed in the following tables because most instructions require one clock
in the <ea> fetch stage for each memory access to obtain an operand. An instruction
requires one clock to pass through the <ea> fetch stage even if no operand is fetched.
Table 10-2 summarizes the number of memory fetches required to access an operand
using each addressing mode for long-word aligned accesses. The user must perform his
own calculations for <ea> fetch timing for misaligned accesses.
In the instruction timing tables, the <ea> calculate column lists the number of clocks
required for the instruction to execute in the <ea> calculate stage of the integer unit
pipeline. Dual effective address instructions such as ABCD –(Ay),–(Ax) require two
calculations in the <ea> calculate stage and two memory fetches. Due to pipelining, the
fetch of the first operand occurs in the same clock as the <ea> calculation for the second
operand.
The execute column lists the number of clocks required for the instruction to execute in
the execute stage of the integer unit pipeline. This number is presented as a lead time and
a base time. The lead time is the number of clocks the instruction can stall when entering
the execution stage without delaying the instruction execution. If the previous instruction is
still executing in the execution stage when the current instruction is ready to move from
the <ea> fetch stage, the current instruction stalls until the previous one completes. For
MOTOROLA
Dn
An
(An)
(An)+
–(An)
(d 16 ,An)
(d 16 ,PC)
(xxx).W, (xxx).L
#<xxx>
(d 8 ,An,Xn)
(d 8 ,PC,Xn)
(BR,Xn)
(bd,BR,Xn)
([bd,BR,Xn])
([bd,BR,Xn],od)
([bd,BR],Xn)
([bd,BR],Xn,od)
Table 10-2. Number of Memory Accesses
Addressing Mode
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
M68040 USER’S MANUAL
Evaluate <ea>
And Fetch
Operand
0
0
1
1
1
1
1
1
0
1
1
1
1
2
2
2
2
Execution Stage
Evaluate <ea>
And Send To
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
10-3

Related parts for MC68LC040RC40A