DP83936AVUL-25 National Semiconductor, DP83936AVUL-25 Datasheet - Page 88

IC CTRLR ORIENT NETWORK 160PQFP

DP83936AVUL-25

Manufacturer Part Number
DP83936AVUL-25
Description
IC CTRLR ORIENT NETWORK 160PQFP
Manufacturer
National Semiconductor
Datasheet

Specifications of DP83936AVUL-25

Controller Type
Network Interface Controller (NIC)
Interface
Twisted Pair
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
140mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
160-MQFP, 160-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
*DP83936AVUL-25

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP83936AVUL-25
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DP83936AVUL-25
Manufacturer:
NS/国半
Quantity:
20 000
http
Number
T43
T44
T45
T46
T51
T52
T53
T55
T55b
9 0 AC and DC Specifications
BUS REQUEST TIMING BMODE
Note 1 A block transfer by the SONIC-T can be pre-empted from the bus by deasserting HLDA provided HLDA is asserted T46 before the rising edge of the last T2
in the current access
Note 2 The assertion edge for HOLD is dependent upon the PH bit in the DCR2 The default situation is shown wih a solid line in the timing diagram T43 and T44
apply for both modes Also if HLDA is asserted when the SONIC-T wants to acquire the bus HOLD will not be asserted until HLDA has been deasserted first
Note 3 S
Note 4 This timing value includes an RC delay inherent in the test measurement These signals typically TRI-STATE 7 ns earlier enabling other devices to drive
these lines without contention
Note 5 The HLDA signal is sampled by the SONIC-T on each rising edge of BSCK The maximum set-up time is ((BSCK period
max set-up time is for information only and is not tested
www national com
k
2 0
l
BSCK to HOLD High (Note 2)
BSCK to HOLD Low (Note 2)
HLDA Asynchronous Setup Time to BSCK (Note 5)
HLDA Synchronous Deassert Setup Time
(Note 1)
BSCK to Address ADS MWR DS ECS
USR
BSCK to Data TRI-STATE
BSCK to USR
BSCK to Bus Status Valid
S
k
will indicate IDLE at the end of T2 if the last operation is a read operation or at the end of Th if the last operation is a write operation
2 0
k
1 0
l
Hold from BSCK
l
and EXUSR
k
1 0
l
Parameter
or EXUSR
e
k
0
3 0
l
TRI-STATE (Note 4)
k
3 0
l
(Continued)
Valid
88
Min
7
7
3
20 MHz
Max
18
19
37
39
34
29
Min
6
6
3
25 MHz
Max
16
17
35
37
32
27
b
T45 min spec)
Min
5
5
3
33 MHz
Max
14
15
33
30
30
25
TL F 12597 – 68
b
5 ns) HDLA
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for DP83936AVUL-25