PIC32MX564F128LT-I/BG Microchip Technology Inc., PIC32MX564F128LT-I/BG Datasheet - Page 50

no-image

PIC32MX564F128LT-I/BG

Manufacturer Part Number
PIC32MX564F128LT-I/BG
Description
121 XBGA 10X10X1.20MM T/R, 100 PINS, 128KB FLASH, 32KB RAM, 80 MHZ, USB, CAN, 4
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC32MX564F128LT-I/BG

A/d Inputs
16-Channel, 10-Bit
Comparators
2
Eeprom Memory
0 Bytes
Input Output
85
Interface
CAN/I2C/SPI/UART/USB
Memory Type
Flash
Number Of Bits
32
Package Type
100-pin XBGA
Programmable Memory
128K Bytes
Ram Size
32K Bytes
Speed
80 MHz
Temperature Range
–40 to +85 °C
Timers
5-16-bit
Voltage, Range
2.3-3.6 V
Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC32MX564F128LT-I/BG
Manufacturer:
Microchip Technology
Quantity:
10 000
supports slowing or Halting the clocks, which reduces
PIC32MX5XX/6XX/7XX
3.3
The PIC32MX5XX/6XX/7XX family core offers a number
of power management features, including low-power
design, active power management and power-down
modes of operation. The core is a static design that
system power consumption during Idle periods.
3.3.1
The mechanism for invoking Power-Down mode is
through execution of the WAIT instruction. For more
information on power management, see
“Power-Saving
3.3.2
The majority of the power consumed by the
PIC32MX5XX/6XX/7XX family core is in the clock tree
and clocking registers. The PIC32 family uses exten-
sive use of local gated clocks to reduce this dynamic
power consumption.
DS61156F-page 50
Power Management
INSTRUCTION-CONTROLLED
POWER MANAGEMENT
LOCAL CLOCK GATING
Features”.
Section 27.0
3.4
The PIC32MX5XX/6XX/7XX family core provides for
an Enhanced JTAG (EJTAG) interface for use in the
software debug of application and kernel code. In
addition to standard User mode and Kernel modes of
operation, the PIC32MX5XX/6XX/7XX family core pro-
vides a Debug mode that is entered after a debug
exception (derived from a hardware breakpoint, single-
step exception, etc.) is taken and continues until a
Debug Exception Return (DERET) instruction is
executed. During this time, the processor executes the
debug exception handler routine.
The EJTAG interface operates through the Test Access
Port (TAP), a serial communication port used for trans-
ferring
PIC32MX5XX/6XX/7XX family core. In addition to the
standard JTAG instructions, special instructions
defined in the EJTAG specification define which
registers are selected and how they are used.
EJTAG Debug Support
test
data
© 2010 Microchip Technology Inc.
in
and
out
of
the

Related parts for PIC32MX564F128LT-I/BG