1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2
1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2
Block Diagram
Features
• 500 Mbps (250 MHz) switching rates
• Flow-through pinout simplifies PCB layout
• 150ps channel-to-channel skew (typical)
• 100ps differential skew (typical)
• 2.7ns maximum propagation delay
• 3.3V power supply design
• High impedance LVDS inputs on power down
• Low Power design (40mW, 3.3V static)
• Wide common-mode input voltage range: 0.2V to 2.7V
• Accepts small swing (350mV typical) differential signal levels
• Supports open, short and terminated input fail-safe
• Low-power state when in fail-safe
• Conforms to ANSI/TIA/EIA-644 Standard
• Industrial temperature operating range (–40°C to +85°C)
• Packaging (Pb-free & Green available):
Truth Table
l A
- 16-pin SOIC (W)
- 16-pin TSSOP (L)
o l
h t
r e
08-0295
o c
PI90LVT048A
E
m
H
N
4 Places
i b
EN
EN
a n
Only
o i t
R
R
R
R
R
R
R
R
s n
IN1+
IN2+
IN3+
IN4+
IN1–
IN2–
IN3–
IN4–
E
f o
a n
100
E
l b
N
s e
A
B
R1
R2
R3
R4
L
E
L
n i
r o
u p
E
N
O
s t
p
n e
R
R
R
R
OUT1
OUT2
OUT3
OUT4
F
l l u
1
a f
Description
The PI90LV048A/PI90LVT048A quad flow-through differential line
receivers are designed for applications requiring ultra low-power
dissipation and high data rates. The device is designed to support
data rates in excess of 500 Mbps (250 MHz) using Low Voltage
Differential Signaling (LVDS) technology.
The devices accept low-voltage (350 mV typical) differential input
signals and translates them to 3V CMOS output levels. The receiver
supports a 3-state function, which may be used to multiplex outputs,
and also supports open, shorted and terminated (100-ohms) input fail-
safe. The receiver output will be HIGH for all fail-safe conditions.
PI90LVT048A features integrated parallel termination resistors
(nominally 110-ohms) that eliminate the requirement for four dis-
crete termination resistors and reduce stud length. PI90LV048A
inputs are high impedance and require an external termination
resistor when used in a point-to-point connection. The devices
have a flow-through pinout for easy PCB layout.
The EN and EN inputs are ANDed together and control the 3-state
outputs. The enables are common to all four receivers. The
PI90LV048A and companion LVDS line driver (eg. PI90LV047A)
provide a new alternative to high-power PECL/ECL devices for
high-speed point-to-point interface applications.
Pin Configuration
- l i
a s
e f
O
V
P
R
V
E
D I
N I
D I
N
n I
+
≤
S /
≥
R
R
R
R
R
R
R
R
p
X
–
0 –
IN1–
IN1+
IN2+
IN2–
IN3–
IN3+
IN4+
IN4–
u
H
0
R
s t
1 .
O
PI90LV048A/PI90LVT048A
1 .
N I
3V LVDS Quad Flow-Through
V
R
V
–
T
r o
Differential Line Receivers
1
2
3
4
5
6
7
8
r e t
m
n i
t a
d e
16
15
14
13
12
11
10
9
EN
R
R
V
GND
R
R
EN
OUT1
OUT2
CC
OUT3
OUT4
PS8608B
O
R
u
O
p t
H
H
L
Z
U
u
T
s t
11/11/08