AD9805JS Analog Devices Inc, AD9805JS Datasheet - Page 15

no-image

AD9805JS

Manufacturer Part Number
AD9805JS
Description
IC CCD SIGNAL PROC 10BIT 64-PQFP
Manufacturer
Analog Devices Inc
Type
CCD Signal Processor, 12-Bitr
Datasheet

Specifications of AD9805JS

Rohs Status
RoHS non-compliant
Input Type
Logic
Output Type
Logic
Interface
Microprocessor
Current - Supply
86mA
Mounting Type
Surface Mount
Package / Case
64-MQFP, 64-PQFP
Operating Temperature (min)
0C
Operating Temperature (max)
70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
64
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9805JS
Manufacturer:
AD
Quantity:
5 510
Part Number:
AD9805JS
Manufacturer:
AD
Quantity:
465
Part Number:
AD9805JS
Manufacturer:
ADI/亚德诺
Quantity:
20 000
is inverted and amplified by the PGA; the setting in the corre-
sponding PGA Gain Register determines the gain of the PGA.
The output from the PGA is then routed through a high speed
multiplexer to a 12-bit A/D converter (10-bit for AD9805) for
digitization; the multiplexer does cycle in this mode. After
digitization, the data is modified by the amount indicated in
the Even Offset Registers. A digital subtracter allows additional
pixel rate offset modification of the signal based on the values
written to the OFFSET data bus. Finally, a digital multiplier
allows pixel rate gain modification of the signal based on the
values written to the GAIN data bus. Latency is 6 ADCCLK
cycles (7 cycles for the gain and offset bus; see Figure 14).
The state of STRTLN is evaluated on the rising edges of
ADCCLK. When STRTLN is low, the internal circuitry is
reset on the next rising edge of ADCCLK; the odd/even
circuitry is configured to expect even pixels.
REV. 0
DATA<11:0>
RIN, GIN, BIN
DATA<11:0>
GAIN<n:0>
GAIN<m:0>
ADCCLK
CDSCLK1
CDSCLK2
ADCCLK
OEB
R (n)
R
G (n)
PIXEL n
G
Figure 12. DOUT Latency, 3-Channel CDS Mode
t
OD
R, G, B
B (n)
B
Figure 11. Digital Output Timing
R (n+1)
R
R (n–2)
PIXEL n+1
G (n+1)
–15–
G
G (n–2)
This feature has been included to accommodate the use of the
part with an area CCD (Bayer Mode). The mode is initiated by
writing a one to the LSB of the register at Address 7 (see Figure
21). The write to enable the mode should be performed when
the STRTLN input is inactive (low) and the ADCCLK is running.
The first pixel after an active edge on STRTLN will be a green
pixel. All pixels in Bayer Mode are even and use the even offset
registers. The line will continue alternating GRGRGR pixels
until STRTLN goes inactive. The next line will be BGBGBG
pixels (the first pixel after the active STRTLN edge being blue).
Line type will then alternate between GRGRGR and BGBGBG
type. To reset the next line to GRGRGR type at the start of the
next frame/image, rewrite the Bayer mode enable bit to a one
during the inactive STRTLN period. All red and blue pixels
pass through the blue channel of the part and use the blue PGA
and offset registers. To use a different offset/PGA gain value the
register must be written to between lines. Green pixels on either
line type pass through the green channel.
R, G, B
B (n+1)
B
B (n–2)
R (n+2)
R
R (n–1)
t
HZ
PIXEL n+2
G (n+2)
G
G (n–1)
R, G, B
B (n+2)
t
EDV
B
B (n–1)
AD9807/AD9805
R (n+3)
R (n)

Related parts for AD9805JS