PI7C8150AMAE Pericom Semiconductor, PI7C8150AMAE Datasheet - Page 17
PI7C8150AMAE
Manufacturer Part Number
PI7C8150AMAE
Description
IC PCI-PCI BRIDGE 2PORT 208-FQFP
Manufacturer
Pericom Semiconductor
Datasheet
1.PI7C8150ANDE.pdf
(111 pages)
Specifications of PI7C8150AMAE
Applications
*
Interface
*
Voltage - Supply
*
Package / Case
208-FQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
06-0057
2.2.5
2.2.6
2.2.7
GENERAL PURPOSE I/O INTERFACE SIGNALS
JTAG BOUNDARY SCAN SIGNALS
POWER AND GROUND
MS0, MS1
Name
GPIO[3:0]
Name
TCK
TMS
TDO
TDI
TRST_L
Name
VDD
VSS
155, 106
Pin #
24, 25, 27, 28
Pin #
133
132
130
129
134
Pin #
1, 26, 34, 40, 51,
53, 56, 62, 69, 75,
81, 91, 97, 103,
105, 108, 114,
120, 131, 139,
145, 151, 157,
163, 170, 178,
184, 190, 196,
202, 208
52, 54, 59, 66, 72,
12, 20, 31, 37, 48,
Page 17 of 111
B14, R16
Pin #
J3, J2, J1, K1
Pin #
H15
H14
H16
J15
G15
Pin #
A3, C4, C15,
D7, D8, D9,
D10, E6, E7,
E8, E9, E10,
E11, F5, F12,
G4, G5, G12,
G13, H4, H5,
H12, H13, J4,
J5, J12, J13,
K4, K5, K12,
K13, L5, L12,
M6, M7, M8,
M9, M10, M11,
N7, N8, N9,
N10, P13, P15,
R3, T3
A1, A16, B1,
B2, B15, C3,
Type
Type
Type
TS
O
P
P
I
I
I
I
I
2-PORT PCI-TO-PCI BRIDGE
Mode Selection: Reserved for future features.
MS0 should be set to 1 and MS1 should be set to 0 for
normal operation.
Description
General Purpose I/O Data Pins: The 4 general-
purpose signals are programmable as either input-only
or bi-directional signals by writing the GPIO output
enable control register in the configuration space.
Description
Test Clock. Used to clock state information and data
into and out of the PI7C8150A during boundary scan.
Test Mode Select. Used to control the state of the Test
Access Port controller.
Test Data Output. When SCAN_EN_H is HIGH, it is
used (in conjunction with TCK) to shift data out of the
Test Access Port (TAP) in a serial bit stream.
Test Data Input. When SCAN_EN_H is HIGH, it is
used (in conjunction with TCK) to shift data and
instructions into the Test Access Port (TAP) in a serial
bit stream.
Test Reset. Active LOW signal to reset the Test Access
Port (TAP) controller into an initialized state.
Description
Power: +3.3V Digital power.
Ground: Digital ground.
APRIL 2006 – Revision 1.1
MS0
0
0
1
1
MS1
0
1
0
1
PI7C8150A
Description
RESERVED
RESERVED
Normal operation
RESERVED