PC28F128J3D75D Numonyx - A DIVISION OF MICRON SEMICONDUCTOR PRODUCTS, INC., PC28F128J3D75D Datasheet - Page 41

IC FLASH 128MBIT 75NS 64EZBGA

PC28F128J3D75D

Manufacturer Part Number
PC28F128J3D75D
Description
IC FLASH 128MBIT 75NS 64EZBGA
Manufacturer
Numonyx - A DIVISION OF MICRON SEMICONDUCTOR PRODUCTS, INC.
Series
-r
Datasheet

Specifications of PC28F128J3D75D

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
128M (16Mx8, 8Mx16)
Speed
75ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
872831
872831TR
872831TR
PC28F128J3D75 S L8QU
PC28F128J3D75D
PC28F128J3D75DTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PC28F128J3D75D
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Numonyx™ Embedded Flash Memory (J3 v D, Monolithic)
9.5
Note:
Table 24: Suspend and Resume Command Bus-Cycles
Note:
Table 25: Valid Commands During Suspend (Sheet 1 of 2)
December 2007
316577-06
Suspend
Resume
STS Configuration
Read Array
Read Status Register
Clear Status Register
Read Device Information
CFI Query
Word Program
Buffered Program
Block Erase
Program Suspend
Erase Suspend
Program/Erase Resume
Standby power levels are not be realized until the block-erase operation has finished.
Also, asserting RP# aborts the block-erase operation, and array contents at the
addressed location are indeterminate. The addressed block should be erased before
programming within the block is attempted.
Suspend and Resume
An erase or programming operation can be suspended to perform other operations, and
then subsequently resumed.
cycles.
All erase and programming operations require the addressed block to remain unlocked
with a valid voltage applied to VPEN throughout the suspend operation. Otherwise, the
block-erase or programming operation will abort, setting the appropriate Status
Register error bit(s). Also, asserting RP# aborts suspended block-erase and
programming operations, rendering array contents at the addressed location(s)
indeterminate.
To suspend an on-going erase or program operation, issue the Suspend command to
any device address. The program or erase operation suspends at pre-determined points
during the operation after a delay of t
mode) goes high, SR[7,6] = 1 (erase-suspend) or SR[7,2] = 1 (program-suspend).
Issuing the Suspend command does not change the read mode of the device. The
device will be in Read Status Register mode from when the erase or program command
was first issued, unless the read mode was changed prior to issuing the Suspend
command.
Not all commands are allowed when the device is suspended.
device commands are allowed during Program Suspend or Erase Suspend.
Device Command
Command
Table 24
Device Address
Device Address
Address Bus
Setup Write Cycle
Program Suspend
SUSP
shows the Suspend and Resume command bus-
Not Allowed
Not Allowed
Not Allowed
Not Allowed
Not Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
. Suspend is achieved whenSTS (in RY/BY#
Data Bus
00D0h
00B0h
Address Bus
Table 25
Confirm Write Cycle
---
---
Erase Suspend
Not Allowed
Not Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
Allowed
shows which
Data Bus
---
---
Datasheet
41

Related parts for PC28F128J3D75D