PC28F320J3D75B Numonyx - A DIVISION OF MICRON SEMICONDUCTOR PRODUCTS, INC., PC28F320J3D75B Datasheet - Page 42

no-image

PC28F320J3D75B

Manufacturer Part Number
PC28F320J3D75B
Description
IC FLASH 32MBIT 75NS 64EZBGA
Manufacturer
Numonyx - A DIVISION OF MICRON SEMICONDUCTOR PRODUCTS, INC.
Series
-r
Datasheet

Specifications of PC28F320J3D75B

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
32M (4Mx8, 2Mx16)
Speed
75ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
872833
872833TR
872833TR
PC28F320J3D75 S L8QY
PC28F320J3D75B
PC28F320J3D75BTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PC28F320J3D75B
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Table 25: Valid Commands During Suspend (Sheet 2 of 2)
9.6
Table 26: STS Configuration Register
Note:
Datasheet
42
Lock Block
Unlock Block
Program OTP Register
STS Configuration
Command
During Suspend, array-read operations are not allowed in blocks being erased or
programmed.
A block-erase under program-suspend is not allowed. However, word-program under
erase-suspend is allowed, and can be suspended. This results in a simultaneous erase-
suspend/ program-suspend condition, indicated by SR[7,6,2] = 1.
To resume a suspended program or erase operation, issue the Resume command to
any device address. The read mode of the device is automatically changed to Read
Status Register. The operation continues where it left off, STS (in RY/BY# mode) goes
low, and the respective Status Register bits are cleared.
When the Resume command is issued during a simultaneous erase-suspend/ program-
suspend condition, the programming operation is resumed first. Upon completion of the
programming operation, the Status Register should be checked for any errors, and
cleared. The resume command must be issued again to complete the erase operation.
Upon completion of the erase operation, the Status Register should be checked for any
errors, and cleared.
Status Signal
The STATUS (STS) signal can be configured to different states using the STS
Configuration command
remains in that configuration until another Configuration command is issued or RP# is
asserted low. Initially, the STS signal defaults to RY/BY# operation where RY/BY# low
indicates that the WSM is busy. RY/BY# high indicates that the state machine is ready
for a new operation or suspended.
To reconfigure the STATUS (STS) signal to other modes, the Configuration command is
given followed by the desired configuration code. The three alternate configurations are
all pulse mode for use as a system interrupt as described in the following paragraphs.
For these configurations, bit 0 controls Erase Complete interrupt pulse, and bit 1
controls Program Complete interrupt pulse. Supplying the 00h configuration code with
the Configuration command resets the STS signal to the default RY/BY# level mode.
The Configuration command may only be given when the device is not busy or
suspended. Check SR.7 for device status. An invalid configuration code will result in
SR.4 and SR.5 being set.
STS Pulse mode is not supported in the Clear Lock Bits and Set Lock Bit commands.
Device Command
Device Address
Address Bus
(Table
Setup Write Cycle
26). Once the STS signal has been configured, it
Table 27
Program Suspend
00B8h
Numonyx™ Embedded Flash Memory (J3 v D, Monolithic)
Not Allowed
Not Allowed
Not Allowed
Data Bus
displays possible STS configurations.
Device Address
Address Bus
Confirm Write Cycle
Erase Suspend
Not Allowed
Not Allowed
Not Allowed
Register Data
December 2007
Data Bus
316577-06

Related parts for PC28F320J3D75B